16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 1247b320a8eSMark Cave-Ayland uint32_t n; 1257b320a8eSMark Cave-Ayland 1267b320a8eSMark Cave-Ayland if (maxlen == 0) { 1277b320a8eSMark Cave-Ayland return 0; 1287b320a8eSMark Cave-Ayland } 1297b320a8eSMark Cave-Ayland 1307b320a8eSMark Cave-Ayland buf = fifo8_pop_buf(fifo, maxlen, &n); 1317b320a8eSMark Cave-Ayland if (dest) { 1327b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1337b320a8eSMark Cave-Ayland } 1347b320a8eSMark Cave-Ayland 1357b320a8eSMark Cave-Ayland return n; 1367b320a8eSMark Cave-Ayland } 1377b320a8eSMark Cave-Ayland 138c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 139c47b5835SMark Cave-Ayland { 140c47b5835SMark Cave-Ayland uint32_t dmalen; 141c47b5835SMark Cave-Ayland 142c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 143c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 144c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 145c47b5835SMark Cave-Ayland 146c47b5835SMark Cave-Ayland return dmalen; 147c47b5835SMark Cave-Ayland } 148c47b5835SMark Cave-Ayland 149c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 150c47b5835SMark Cave-Ayland { 151c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 152c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 153c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 154c47b5835SMark Cave-Ayland } 155c47b5835SMark Cave-Ayland 156c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 157c04ed569SMark Cave-Ayland { 158c04ed569SMark Cave-Ayland uint32_t dmalen; 159c04ed569SMark Cave-Ayland 160c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 161c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 162c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 163c04ed569SMark Cave-Ayland 164c04ed569SMark Cave-Ayland return dmalen; 165c04ed569SMark Cave-Ayland } 166c04ed569SMark Cave-Ayland 167761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 168761bef75SMark Cave-Ayland { 1698da90e81SMark Cave-Ayland uint8_t val; 1708da90e81SMark Cave-Ayland 17102abe246SMark Cave-Ayland if (s->do_cmd) { 172c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->cmdfifo); 17302abe246SMark Cave-Ayland } else { 174c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 17502abe246SMark Cave-Ayland } 1768da90e81SMark Cave-Ayland 1778da90e81SMark Cave-Ayland return val; 178761bef75SMark Cave-Ayland } 179761bef75SMark Cave-Ayland 180761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 181761bef75SMark Cave-Ayland { 1828da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1838da90e81SMark Cave-Ayland 1843c421400SMark Cave-Ayland if (dmalen == 0) { 1858da90e81SMark Cave-Ayland return; 1868da90e81SMark Cave-Ayland } 1878da90e81SMark Cave-Ayland 18802abe246SMark Cave-Ayland if (s->do_cmd) { 189e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 19002abe246SMark Cave-Ayland } else { 191e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 19202abe246SMark Cave-Ayland } 1938da90e81SMark Cave-Ayland 1948da90e81SMark Cave-Ayland dmalen--; 1958da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 196761bef75SMark Cave-Ayland } 197761bef75SMark Cave-Ayland 198*1e794c51SMark Cave-Ayland static void esp_set_pdma_cb(ESPState *s, void (*cb)(ESPState *)) 199*1e794c51SMark Cave-Ayland { 200*1e794c51SMark Cave-Ayland s->pdma_cb = cb; 201*1e794c51SMark Cave-Ayland } 202*1e794c51SMark Cave-Ayland 203c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2046130b188SLaurent Vivier { 2056130b188SLaurent Vivier int target; 2066130b188SLaurent Vivier 2076130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2086130b188SLaurent Vivier 2096130b188SLaurent Vivier s->ti_size = 0; 210042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 2116130b188SLaurent Vivier 2126130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2136130b188SLaurent Vivier if (!s->current_dev) { 2146130b188SLaurent Vivier /* No such drive */ 2156130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 216cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2176130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2186130b188SLaurent Vivier esp_raise_irq(s); 2196130b188SLaurent Vivier return -1; 2206130b188SLaurent Vivier } 2214e78f3bfSMark Cave-Ayland 2224e78f3bfSMark Cave-Ayland /* 2234e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2244eb86065SPaolo Bonzini * either in do_command_phase() for DATA OUT transfers or by the deferred 2254e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2264e78f3bfSMark Cave-Ayland */ 2274e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2284e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2296130b188SLaurent Vivier return 0; 2306130b188SLaurent Vivier } 2316130b188SLaurent Vivier 23220c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2332f275b8fSbellard { 234023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 235042879fcSMark Cave-Ayland uint32_t dmalen, n; 2362f275b8fSbellard int target; 2372f275b8fSbellard 238de7e2cb1SMark Cave-Ayland if (s->current_req) { 239de7e2cb1SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 240de7e2cb1SMark Cave-Ayland scsi_req_cancel(s->current_req); 241de7e2cb1SMark Cave-Ayland } 242de7e2cb1SMark Cave-Ayland 2438dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2444f6200f0Sbellard if (s->dma) { 24520c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 24620c8d2edSMark Cave-Ayland if (dmalen == 0) { 2476c1fef6bSPrasad J Pandit return 0; 2486c1fef6bSPrasad J Pandit } 24974d71ea1SLaurent Vivier if (s->dma_memory_read) { 2508b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 251fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 252023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 2534f6200f0Sbellard } else { 25449691315SMark Cave-Ayland if (esp_select(s) < 0) { 255023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 25649691315SMark Cave-Ayland return -1; 25749691315SMark Cave-Ayland } 25874d71ea1SLaurent Vivier esp_raise_drq(s); 259023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 26074d71ea1SLaurent Vivier return 0; 26174d71ea1SLaurent Vivier } 26274d71ea1SLaurent Vivier } else { 263023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 26420c8d2edSMark Cave-Ayland if (dmalen == 0) { 265d3cdc491SPrasad J Pandit return 0; 266d3cdc491SPrasad J Pandit } 2677b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 268fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2697b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 27020c8d2edSMark Cave-Ayland } 271bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2722e5d83bbSpbrook 273c7bce09cSMark Cave-Ayland if (esp_select(s) < 0) { 274023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 27549691315SMark Cave-Ayland return -1; 2762f275b8fSbellard } 2779f149aa9Spbrook return dmalen; 2789f149aa9Spbrook } 2799f149aa9Spbrook 2804eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2819f149aa9Spbrook { 2827b320a8eSMark Cave-Ayland uint32_t cmdlen; 2839f149aa9Spbrook int32_t datalen; 284f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2857b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 2869f149aa9Spbrook 2874eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 288023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 28999545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 29099545751SMark Cave-Ayland return; 29199545751SMark Cave-Ayland } 2927b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 293023666daSMark Cave-Ayland 2944eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 2954eb86065SPaolo Bonzini s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, s); 296c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 29767e999beSbellard s->ti_size = datalen; 298023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 29967e999beSbellard if (datalen != 0) { 300c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 3014e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 3021b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3036cc88d6bSMark Cave-Ayland esp_set_tc(s, 0); 3042e5d83bbSpbrook if (datalen > 0) { 3054e78f3bfSMark Cave-Ayland /* 3064e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3074e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3084e78f3bfSMark Cave-Ayland */ 3094e78f3bfSMark Cave-Ayland s->data_in_ready = false; 3105ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 3114f6200f0Sbellard } else { 3125ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 313cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 314c73f96fdSblueswir1 esp_raise_irq(s); 31582141c8bSMark Cave-Ayland esp_lower_drq(s); 3162f275b8fSbellard } 3174e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3184e78f3bfSMark Cave-Ayland return; 3194e78f3bfSMark Cave-Ayland } 3204e78f3bfSMark Cave-Ayland } 3212f275b8fSbellard 3224eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 323f2818f22SArtyom Tarasenko { 3244eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3254eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 326023666daSMark Cave-Ayland 3274eb86065SPaolo Bonzini trace_esp_do_identify(message); 3284eb86065SPaolo Bonzini s->lun = message & 7; 329023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3304eb86065SPaolo Bonzini } 331f2818f22SArtyom Tarasenko 332799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 333023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3344eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 335fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 336023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 337023666daSMark Cave-Ayland } 3384eb86065SPaolo Bonzini } 339023666daSMark Cave-Ayland 3404eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3414eb86065SPaolo Bonzini { 3424eb86065SPaolo Bonzini do_message_phase(s); 3434eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3444eb86065SPaolo Bonzini do_command_phase(s); 345f2818f22SArtyom Tarasenko } 346f2818f22SArtyom Tarasenko 34774d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 34874d71ea1SLaurent Vivier { 349e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 350023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 351e62a959aSMark Cave-Ayland s->do_cmd = 0; 352c959f218SMark Cave-Ayland do_cmd(s); 35374d71ea1SLaurent Vivier } 35474d71ea1SLaurent Vivier } 35574d71ea1SLaurent Vivier 3569f149aa9Spbrook static void handle_satn(ESPState *s) 3579f149aa9Spbrook { 35849691315SMark Cave-Ayland int32_t cmdlen; 35949691315SMark Cave-Ayland 3601b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 36173d74342SBlue Swirl s->dma_cb = handle_satn; 36273d74342SBlue Swirl return; 36373d74342SBlue Swirl } 364*1e794c51SMark Cave-Ayland esp_set_pdma_cb(s, satn_pdma_cb); 365023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 36649691315SMark Cave-Ayland if (cmdlen > 0) { 367023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 36860720694SMark Cave-Ayland s->do_cmd = 0; 369c959f218SMark Cave-Ayland do_cmd(s); 37049691315SMark Cave-Ayland } else if (cmdlen == 0) { 371bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 37249691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 37349691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 37449691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 3759f149aa9Spbrook } 37694d5c79dSMark Cave-Ayland } 3779f149aa9Spbrook 37874d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 37974d71ea1SLaurent Vivier { 380e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 381023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 382e62a959aSMark Cave-Ayland s->do_cmd = 0; 3834eb86065SPaolo Bonzini do_cmd(s); 38474d71ea1SLaurent Vivier } 38574d71ea1SLaurent Vivier } 38674d71ea1SLaurent Vivier 387f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 388f2818f22SArtyom Tarasenko { 38949691315SMark Cave-Ayland int32_t cmdlen; 39049691315SMark Cave-Ayland 3911b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 39273d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 39373d74342SBlue Swirl return; 39473d74342SBlue Swirl } 395*1e794c51SMark Cave-Ayland esp_set_pdma_cb(s, s_without_satn_pdma_cb); 396023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 39749691315SMark Cave-Ayland if (cmdlen > 0) { 398023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 39960720694SMark Cave-Ayland s->do_cmd = 0; 4004eb86065SPaolo Bonzini do_cmd(s); 40149691315SMark Cave-Ayland } else if (cmdlen == 0) { 402bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 40349691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 40449691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 40549691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 406f2818f22SArtyom Tarasenko } 407f2818f22SArtyom Tarasenko } 408f2818f22SArtyom Tarasenko 40974d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 41074d71ea1SLaurent Vivier { 411e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 412023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 41374d71ea1SLaurent Vivier s->do_cmd = 1; 414023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 41574d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 416cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 41774d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 41874d71ea1SLaurent Vivier esp_raise_irq(s); 41974d71ea1SLaurent Vivier } 42074d71ea1SLaurent Vivier } 42174d71ea1SLaurent Vivier 4229f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4239f149aa9Spbrook { 42449691315SMark Cave-Ayland int32_t cmdlen; 42549691315SMark Cave-Ayland 4261b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 42773d74342SBlue Swirl s->dma_cb = handle_satn_stop; 42873d74342SBlue Swirl return; 42973d74342SBlue Swirl } 430*1e794c51SMark Cave-Ayland esp_set_pdma_cb(s, satn_stop_pdma_cb); 431799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 43249691315SMark Cave-Ayland if (cmdlen > 0) { 433023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 4349f149aa9Spbrook s->do_cmd = 1; 435023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 436799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 437cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 438799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 439c73f96fdSblueswir1 esp_raise_irq(s); 44049691315SMark Cave-Ayland } else if (cmdlen == 0) { 441bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 442799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 443799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 444799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 4459f149aa9Spbrook } 4469f149aa9Spbrook } 4479f149aa9Spbrook 44874d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 44974d71ea1SLaurent Vivier { 45074d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 451cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 45274d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 45374d71ea1SLaurent Vivier esp_raise_irq(s); 45474d71ea1SLaurent Vivier } 45574d71ea1SLaurent Vivier 4560fc5c15aSpbrook static void write_response(ESPState *s) 4572f275b8fSbellard { 458e3922557SMark Cave-Ayland uint8_t buf[2]; 459042879fcSMark Cave-Ayland 460bf4b9889SBlue Swirl trace_esp_write_response(s->status); 461042879fcSMark Cave-Ayland 462e3922557SMark Cave-Ayland buf[0] = s->status; 463e3922557SMark Cave-Ayland buf[1] = 0; 464042879fcSMark Cave-Ayland 4654f6200f0Sbellard if (s->dma) { 46674d71ea1SLaurent Vivier if (s->dma_memory_write) { 467e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 468c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 469cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 4705ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4714f6200f0Sbellard } else { 472*1e794c51SMark Cave-Ayland esp_set_pdma_cb(s, write_response_pdma_cb); 47374d71ea1SLaurent Vivier esp_raise_drq(s); 47474d71ea1SLaurent Vivier return; 47574d71ea1SLaurent Vivier } 47674d71ea1SLaurent Vivier } else { 477e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 478e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 4795ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 4804f6200f0Sbellard } 481c73f96fdSblueswir1 esp_raise_irq(s); 4822f275b8fSbellard } 4834f6200f0Sbellard 484a917d384Spbrook static void esp_dma_done(ESPState *s) 4854d611c9aSpbrook { 486c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 487cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 4885ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 489c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 490c73f96fdSblueswir1 esp_raise_irq(s); 4914d611c9aSpbrook } 492a917d384Spbrook 49374d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 49474d71ea1SLaurent Vivier { 4954ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 49682141c8bSMark Cave-Ayland int len; 497042879fcSMark Cave-Ayland uint32_t n; 4986cc88d6bSMark Cave-Ayland 49974d71ea1SLaurent Vivier if (s->do_cmd) { 500e62a959aSMark Cave-Ayland /* Ensure we have received complete command after SATN and stop */ 501e62a959aSMark Cave-Ayland if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { 502e62a959aSMark Cave-Ayland return; 503e62a959aSMark Cave-Ayland } 504e62a959aSMark Cave-Ayland 50574d71ea1SLaurent Vivier s->ti_size = 0; 506c348458fSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 507c348458fSMark Cave-Ayland /* No command received */ 508c348458fSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 509c348458fSMark Cave-Ayland return; 510c348458fSMark Cave-Ayland } 511c348458fSMark Cave-Ayland 512c348458fSMark Cave-Ayland /* Command has been received */ 51374d71ea1SLaurent Vivier s->do_cmd = 0; 514c959f218SMark Cave-Ayland do_cmd(s); 515c348458fSMark Cave-Ayland } else { 516c348458fSMark Cave-Ayland /* 517c348458fSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 518c348458fSMark Cave-Ayland * and then switch to commmand phase 519c348458fSMark Cave-Ayland */ 520c348458fSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 521c348458fSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 522c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 523c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 524c348458fSMark Cave-Ayland esp_raise_irq(s); 525c348458fSMark Cave-Ayland } 52674d71ea1SLaurent Vivier return; 52774d71ea1SLaurent Vivier } 52882141c8bSMark Cave-Ayland 5290db89536SMark Cave-Ayland if (!s->current_req) { 5300db89536SMark Cave-Ayland return; 5310db89536SMark Cave-Ayland } 5320db89536SMark Cave-Ayland 53382141c8bSMark Cave-Ayland if (to_device) { 53482141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 5357aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 5367aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 5377b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5387aa6baeeSMark Cave-Ayland s->async_buf += n; 5397aa6baeeSMark Cave-Ayland s->async_len -= n; 5407aa6baeeSMark Cave-Ayland s->ti_size += n; 5417aa6baeeSMark Cave-Ayland 5427aa6baeeSMark Cave-Ayland if (n < len) { 5437aa6baeeSMark Cave-Ayland /* Unaligned accesses can cause FIFO wraparound */ 5447aa6baeeSMark Cave-Ayland len = len - n; 5457b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5467aa6baeeSMark Cave-Ayland s->async_buf += n; 5477aa6baeeSMark Cave-Ayland s->async_len -= n; 5487aa6baeeSMark Cave-Ayland s->ti_size += n; 5497aa6baeeSMark Cave-Ayland } 5507aa6baeeSMark Cave-Ayland 55174d71ea1SLaurent Vivier if (s->async_len == 0) { 55274d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 55382141c8bSMark Cave-Ayland return; 55482141c8bSMark Cave-Ayland } 55582141c8bSMark Cave-Ayland 55682141c8bSMark Cave-Ayland if (esp_get_tc(s) == 0) { 55782141c8bSMark Cave-Ayland esp_lower_drq(s); 55882141c8bSMark Cave-Ayland esp_dma_done(s); 55982141c8bSMark Cave-Ayland } 56082141c8bSMark Cave-Ayland 56182141c8bSMark Cave-Ayland return; 56282141c8bSMark Cave-Ayland } else { 56382141c8bSMark Cave-Ayland if (s->async_len == 0) { 5644e78f3bfSMark Cave-Ayland /* Defer until the scsi layer has completed */ 56582141c8bSMark Cave-Ayland scsi_req_continue(s->current_req); 5664e78f3bfSMark Cave-Ayland s->data_in_ready = false; 56774d71ea1SLaurent Vivier return; 56874d71ea1SLaurent Vivier } 56974d71ea1SLaurent Vivier 57082141c8bSMark Cave-Ayland if (esp_get_tc(s) != 0) { 57182141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 5727aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 5737aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 574042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 57582141c8bSMark Cave-Ayland s->async_buf += len; 57682141c8bSMark Cave-Ayland s->async_len -= len; 57782141c8bSMark Cave-Ayland s->ti_size -= len; 57882141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 5797aa6baeeSMark Cave-Ayland 5807aa6baeeSMark Cave-Ayland if (esp_get_tc(s) == 0) { 5817aa6baeeSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 5827aa6baeeSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 5837aa6baeeSMark Cave-Ayland } 58482141c8bSMark Cave-Ayland return; 58582141c8bSMark Cave-Ayland } 58682141c8bSMark Cave-Ayland 58774d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 58882141c8bSMark Cave-Ayland esp_lower_drq(s); 58974d71ea1SLaurent Vivier esp_dma_done(s); 59074d71ea1SLaurent Vivier } 59182141c8bSMark Cave-Ayland } 59274d71ea1SLaurent Vivier 593a917d384Spbrook static void esp_do_dma(ESPState *s) 594a917d384Spbrook { 595023666daSMark Cave-Ayland uint32_t len, cmdlen; 5964ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 597023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 598a917d384Spbrook 5996cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 600a917d384Spbrook if (s->do_cmd) { 60115407433SLaurent Vivier /* 60215407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 60315407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 60415407433SLaurent Vivier */ 605023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 606023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 60774d71ea1SLaurent Vivier if (s->dma_memory_read) { 6080ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 609023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 610023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 61174d71ea1SLaurent Vivier } else { 612*1e794c51SMark Cave-Ayland esp_set_pdma_cb(s, do_dma_pdma_cb); 61374d71ea1SLaurent Vivier esp_raise_drq(s); 61474d71ea1SLaurent Vivier return; 61574d71ea1SLaurent Vivier } 616023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 61715407433SLaurent Vivier s->ti_size = 0; 618799d90d8SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 619799d90d8SMark Cave-Ayland /* No command received */ 620023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 621799d90d8SMark Cave-Ayland return; 622799d90d8SMark Cave-Ayland } 623799d90d8SMark Cave-Ayland 624799d90d8SMark Cave-Ayland /* Command has been received */ 62515407433SLaurent Vivier s->do_cmd = 0; 626c959f218SMark Cave-Ayland do_cmd(s); 627799d90d8SMark Cave-Ayland } else { 628799d90d8SMark Cave-Ayland /* 629023666daSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 630799d90d8SMark Cave-Ayland * and then switch to commmand phase 631799d90d8SMark Cave-Ayland */ 632023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 633799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 634799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 635799d90d8SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 636799d90d8SMark Cave-Ayland esp_raise_irq(s); 637799d90d8SMark Cave-Ayland } 638a917d384Spbrook return; 639a917d384Spbrook } 6400db89536SMark Cave-Ayland if (!s->current_req) { 6410db89536SMark Cave-Ayland return; 6420db89536SMark Cave-Ayland } 643a917d384Spbrook if (s->async_len == 0) { 644a917d384Spbrook /* Defer until data is available. */ 645a917d384Spbrook return; 646a917d384Spbrook } 647a917d384Spbrook if (len > s->async_len) { 648a917d384Spbrook len = s->async_len; 649a917d384Spbrook } 650a917d384Spbrook if (to_device) { 65174d71ea1SLaurent Vivier if (s->dma_memory_read) { 6528b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 653a917d384Spbrook } else { 654*1e794c51SMark Cave-Ayland esp_set_pdma_cb(s, do_dma_pdma_cb); 65574d71ea1SLaurent Vivier esp_raise_drq(s); 65674d71ea1SLaurent Vivier return; 65774d71ea1SLaurent Vivier } 65874d71ea1SLaurent Vivier } else { 65974d71ea1SLaurent Vivier if (s->dma_memory_write) { 6608b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 66174d71ea1SLaurent Vivier } else { 6627aa6baeeSMark Cave-Ayland /* Adjust TC for any leftover data in the FIFO */ 6637aa6baeeSMark Cave-Ayland if (!fifo8_is_empty(&s->fifo)) { 6647aa6baeeSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo)); 6657aa6baeeSMark Cave-Ayland } 6667aa6baeeSMark Cave-Ayland 66782141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 668042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 669042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 67082141c8bSMark Cave-Ayland s->async_buf += len; 67182141c8bSMark Cave-Ayland s->async_len -= len; 67282141c8bSMark Cave-Ayland s->ti_size -= len; 6737aa6baeeSMark Cave-Ayland 6747aa6baeeSMark Cave-Ayland /* 6757aa6baeeSMark Cave-Ayland * MacOS toolbox uses a TI length of 16 bytes for all commands, so 6767aa6baeeSMark Cave-Ayland * commands shorter than this must be padded accordingly 6777aa6baeeSMark Cave-Ayland */ 6787aa6baeeSMark Cave-Ayland if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) { 6797aa6baeeSMark Cave-Ayland while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) { 680e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, 0); 6817aa6baeeSMark Cave-Ayland len++; 6827aa6baeeSMark Cave-Ayland } 6837aa6baeeSMark Cave-Ayland } 6847aa6baeeSMark Cave-Ayland 68582141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 686*1e794c51SMark Cave-Ayland esp_set_pdma_cb(s, do_dma_pdma_cb); 68774d71ea1SLaurent Vivier esp_raise_drq(s); 68882141c8bSMark Cave-Ayland 68982141c8bSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 69082141c8bSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 69174d71ea1SLaurent Vivier return; 69274d71ea1SLaurent Vivier } 693a917d384Spbrook } 6946cc88d6bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 695a917d384Spbrook s->async_buf += len; 696a917d384Spbrook s->async_len -= len; 69794d5c79dSMark Cave-Ayland if (to_device) { 6986787f5faSpbrook s->ti_size += len; 69994d5c79dSMark Cave-Ayland } else { 7006787f5faSpbrook s->ti_size -= len; 70194d5c79dSMark Cave-Ayland } 702a917d384Spbrook if (s->async_len == 0) { 703ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 70494d5c79dSMark Cave-Ayland /* 70594d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 70694d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 70794d5c79dSMark Cave-Ayland * until the scsi layer has completed. 70894d5c79dSMark Cave-Ayland */ 7096cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 710ad3376ccSPaolo Bonzini return; 711a917d384Spbrook } 712a917d384Spbrook } 713ad3376ccSPaolo Bonzini 7146787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 715a917d384Spbrook esp_dma_done(s); 71682141c8bSMark Cave-Ayland esp_lower_drq(s); 717a917d384Spbrook } 718a917d384Spbrook 7191b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7201b9e48a5SMark Cave-Ayland { 7211b9e48a5SMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7227b320a8eSMark Cave-Ayland uint32_t cmdlen; 7231b9e48a5SMark Cave-Ayland int len; 7241b9e48a5SMark Cave-Ayland 7251b9e48a5SMark Cave-Ayland if (s->do_cmd) { 7261b9e48a5SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 7271b9e48a5SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 7281b9e48a5SMark Cave-Ayland s->ti_size = 0; 7291b9e48a5SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 7301b9e48a5SMark Cave-Ayland /* No command received */ 7311b9e48a5SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 7321b9e48a5SMark Cave-Ayland return; 7331b9e48a5SMark Cave-Ayland } 7341b9e48a5SMark Cave-Ayland 7351b9e48a5SMark Cave-Ayland /* Command has been received */ 7361b9e48a5SMark Cave-Ayland s->do_cmd = 0; 7371b9e48a5SMark Cave-Ayland do_cmd(s); 7381b9e48a5SMark Cave-Ayland } else { 7391b9e48a5SMark Cave-Ayland /* 7401b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 7411b9e48a5SMark Cave-Ayland * and then switch to commmand phase 7421b9e48a5SMark Cave-Ayland */ 7431b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 7441b9e48a5SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 7451b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 7461b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7471b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7481b9e48a5SMark Cave-Ayland } 7491b9e48a5SMark Cave-Ayland return; 7501b9e48a5SMark Cave-Ayland } 7511b9e48a5SMark Cave-Ayland 7520db89536SMark Cave-Ayland if (!s->current_req) { 7530db89536SMark Cave-Ayland return; 7540db89536SMark Cave-Ayland } 7550db89536SMark Cave-Ayland 7561b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7571b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 7581b9e48a5SMark Cave-Ayland return; 7591b9e48a5SMark Cave-Ayland } 7601b9e48a5SMark Cave-Ayland 7611b9e48a5SMark Cave-Ayland if (to_device) { 7621b9e48a5SMark Cave-Ayland len = MIN(fifo8_num_used(&s->fifo), ESP_FIFO_SZ); 7637b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 7641b9e48a5SMark Cave-Ayland s->async_buf += len; 7651b9e48a5SMark Cave-Ayland s->async_len -= len; 7661b9e48a5SMark Cave-Ayland s->ti_size += len; 7671b9e48a5SMark Cave-Ayland } else { 7686ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7696ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7706ef2cabcSMark Cave-Ayland s->async_buf++; 7716ef2cabcSMark Cave-Ayland s->async_len--; 7726ef2cabcSMark Cave-Ayland s->ti_size--; 7736ef2cabcSMark Cave-Ayland } 7741b9e48a5SMark Cave-Ayland } 7751b9e48a5SMark Cave-Ayland 7761b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7771b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7781b9e48a5SMark Cave-Ayland return; 7791b9e48a5SMark Cave-Ayland } 7801b9e48a5SMark Cave-Ayland 7811b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7821b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7831b9e48a5SMark Cave-Ayland } 7841b9e48a5SMark Cave-Ayland 7854aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 786a917d384Spbrook { 7874aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 7886ef2cabcSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7894aaa6ac3SMark Cave-Ayland 790bf4b9889SBlue Swirl trace_esp_command_complete(); 7916ef2cabcSMark Cave-Ayland 7926ef2cabcSMark Cave-Ayland /* 7936ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 7946ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 7956ef2cabcSMark Cave-Ayland */ 7966ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 797c6df7102SPaolo Bonzini if (s->ti_size != 0) { 798bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 799c6df7102SPaolo Bonzini } 800a917d384Spbrook s->ti_size = 0; 8016ef2cabcSMark Cave-Ayland } 8026ef2cabcSMark Cave-Ayland 803a917d384Spbrook s->async_len = 0; 8044aaa6ac3SMark Cave-Ayland if (req->status) { 805bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 806c6df7102SPaolo Bonzini } 8074aaa6ac3SMark Cave-Ayland s->status = req->status; 8086ef2cabcSMark Cave-Ayland 8096ef2cabcSMark Cave-Ayland /* 8106ef2cabcSMark Cave-Ayland * If the transfer is finished, switch to status phase. For non-DMA 8116ef2cabcSMark Cave-Ayland * transfers from the target the last byte is still in the FIFO 8126ef2cabcSMark Cave-Ayland */ 8136ef2cabcSMark Cave-Ayland if (s->ti_size == 0) { 8146ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 815a917d384Spbrook esp_dma_done(s); 81682141c8bSMark Cave-Ayland esp_lower_drq(s); 8176ef2cabcSMark Cave-Ayland } 8186ef2cabcSMark Cave-Ayland 8195c6c0e51SHannes Reinecke if (s->current_req) { 8205c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8215c6c0e51SHannes Reinecke s->current_req = NULL; 822a917d384Spbrook s->current_dev = NULL; 8235c6c0e51SHannes Reinecke } 824c6df7102SPaolo Bonzini } 825c6df7102SPaolo Bonzini 8269c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 827c6df7102SPaolo Bonzini { 828e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8294e78f3bfSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 8306cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 831c6df7102SPaolo Bonzini 8327f0b6e11SPaolo Bonzini assert(!s->do_cmd); 8336cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 834aba1f023SPaolo Bonzini s->async_len = len; 8350c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 8364e78f3bfSMark Cave-Ayland 8374e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 8384e78f3bfSMark Cave-Ayland /* 8394e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 8404e78f3bfSMark Cave-Ayland * completion interrupt 8414e78f3bfSMark Cave-Ayland */ 8424e78f3bfSMark Cave-Ayland s->data_in_ready = true; 8434e78f3bfSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 8444e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8454e78f3bfSMark Cave-Ayland esp_raise_irq(s); 8464e78f3bfSMark Cave-Ayland } 8474e78f3bfSMark Cave-Ayland 8481b9e48a5SMark Cave-Ayland if (s->ti_cmd == 0) { 8491b9e48a5SMark Cave-Ayland /* 8501b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 8511b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 8521b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 8531b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 8541b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 8551b9e48a5SMark Cave-Ayland */ 8561b9e48a5SMark Cave-Ayland return; 8571b9e48a5SMark Cave-Ayland } 8581b9e48a5SMark Cave-Ayland 859880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 8606cc88d6bSMark Cave-Ayland if (dmalen) { 861a917d384Spbrook esp_do_dma(s); 8625eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 86394d5c79dSMark Cave-Ayland /* 86494d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 86594d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 86694d5c79dSMark Cave-Ayland */ 8676787f5faSpbrook esp_dma_done(s); 86882141c8bSMark Cave-Ayland esp_lower_drq(s); 8696787f5faSpbrook } 870880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 8711b9e48a5SMark Cave-Ayland esp_do_nodma(s); 8721b9e48a5SMark Cave-Ayland } 873a917d384Spbrook } 8742e5d83bbSpbrook 8752f275b8fSbellard static void handle_ti(ESPState *s) 8762f275b8fSbellard { 8771b9e48a5SMark Cave-Ayland uint32_t dmalen; 8782f275b8fSbellard 8797246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 8807246e160SHervé Poussineau s->dma_cb = handle_ti; 8817246e160SHervé Poussineau return; 8827246e160SHervé Poussineau } 8837246e160SHervé Poussineau 8841b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 8854f6200f0Sbellard if (s->dma) { 8861b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 887b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 8885ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 8894d611c9aSpbrook esp_do_dma(s); 890799d90d8SMark Cave-Ayland } else { 8911b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 8921b9e48a5SMark Cave-Ayland esp_do_nodma(s); 8934f6200f0Sbellard } 8942f275b8fSbellard } 8952f275b8fSbellard 8969c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 8976f7e9aecSbellard { 8985aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 8995aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 900c9cf45c1SHannes Reinecke s->tchi_written = 0; 9014e9aec74Spbrook s->ti_size = 0; 9023f26c975SMark Cave-Ayland s->async_len = 0; 903042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 904023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 9054e9aec74Spbrook s->dma = 0; 9069f149aa9Spbrook s->do_cmd = 0; 90773d74342SBlue Swirl s->dma_cb = NULL; 9088dea1dd4Sblueswir1 9098dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 9106f7e9aecSbellard } 9116f7e9aecSbellard 912a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 91385948643SBlue Swirl { 91485948643SBlue Swirl qemu_irq_lower(s->irq); 91574d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 916a391fdbcSHervé Poussineau esp_hard_reset(s); 91785948643SBlue Swirl } 91885948643SBlue Swirl 919a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 9202d069babSblueswir1 { 92185948643SBlue Swirl if (level) { 922a391fdbcSHervé Poussineau esp_soft_reset(s); 92385948643SBlue Swirl } 9242d069babSblueswir1 } 9252d069babSblueswir1 9269c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 92773d74342SBlue Swirl { 928b630c075SMark Cave-Ayland uint32_t val; 92973d74342SBlue Swirl 9306f7e9aecSbellard switch (saddr) { 9315ad6bb97Sblueswir1 case ESP_FIFO: 9321b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 9331b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 9348dea1dd4Sblueswir1 /* Data out. */ 935ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 9365ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 937042879fcSMark Cave-Ayland } else { 9386ef2cabcSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) { 9396ef2cabcSMark Cave-Ayland if (s->ti_size) { 9406ef2cabcSMark Cave-Ayland esp_do_nodma(s); 9416ef2cabcSMark Cave-Ayland } else { 9426ef2cabcSMark Cave-Ayland /* 9436ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 9446ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 9456ef2cabcSMark Cave-Ayland */ 9466ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 9476ef2cabcSMark Cave-Ayland } 9486ef2cabcSMark Cave-Ayland } 949c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 9504f6200f0Sbellard } 951b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 9524f6200f0Sbellard break; 9535ad6bb97Sblueswir1 case ESP_RINTR: 95494d5c79dSMark Cave-Ayland /* 95594d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 95694d5c79dSMark Cave-Ayland * except TC 95794d5c79dSMark Cave-Ayland */ 958b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 9592814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 9602814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 961af947a3dSMark Cave-Ayland /* 962af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 963af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 964af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 965af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 966af947a3dSMark Cave-Ayland * transition. 967af947a3dSMark Cave-Ayland * 968af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 969af947a3dSMark Cave-Ayland */ 970c73f96fdSblueswir1 esp_lower_irq(s); 971b630c075SMark Cave-Ayland break; 972c9cf45c1SHannes Reinecke case ESP_TCHI: 973c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 974c9cf45c1SHannes Reinecke if (!s->tchi_written) { 975b630c075SMark Cave-Ayland val = s->chip_id; 976b630c075SMark Cave-Ayland } else { 977b630c075SMark Cave-Ayland val = s->rregs[saddr]; 978c9cf45c1SHannes Reinecke } 979b630c075SMark Cave-Ayland break; 980238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 981238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 982238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 983238ec4d7SMark Cave-Ayland break; 9846f7e9aecSbellard default: 985b630c075SMark Cave-Ayland val = s->rregs[saddr]; 9866f7e9aecSbellard break; 9876f7e9aecSbellard } 988b630c075SMark Cave-Ayland 989b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 990b630c075SMark Cave-Ayland return val; 9916f7e9aecSbellard } 9926f7e9aecSbellard 9939c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 9946f7e9aecSbellard { 995bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 9966f7e9aecSbellard switch (saddr) { 997c9cf45c1SHannes Reinecke case ESP_TCHI: 998c9cf45c1SHannes Reinecke s->tchi_written = true; 999c9cf45c1SHannes Reinecke /* fall through */ 10005ad6bb97Sblueswir1 case ESP_TCLO: 10015ad6bb97Sblueswir1 case ESP_TCMID: 10025ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 10034f6200f0Sbellard break; 10045ad6bb97Sblueswir1 case ESP_FIFO: 10059f149aa9Spbrook if (s->do_cmd) { 1006e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 10076ef2cabcSMark Cave-Ayland 10086ef2cabcSMark Cave-Ayland /* 10096ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 10106ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 10116ef2cabcSMark Cave-Ayland */ 10126ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 10136ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 10146ef2cabcSMark Cave-Ayland esp_raise_irq(s); 10156ef2cabcSMark Cave-Ayland } 10162e5d83bbSpbrook } else { 1017e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 10182e5d83bbSpbrook } 10194f6200f0Sbellard break; 10205ad6bb97Sblueswir1 case ESP_CMD: 10214f6200f0Sbellard s->rregs[saddr] = val; 10225ad6bb97Sblueswir1 if (val & CMD_DMA) { 10234f6200f0Sbellard s->dma = 1; 10246787f5faSpbrook /* Reload DMA counter. */ 102596676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 102696676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 102796676c2fSMark Cave-Ayland } else { 1028c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 102996676c2fSMark Cave-Ayland } 10304f6200f0Sbellard } else { 10314f6200f0Sbellard s->dma = 0; 10324f6200f0Sbellard } 10335ad6bb97Sblueswir1 switch (val & CMD_CMD) { 10345ad6bb97Sblueswir1 case CMD_NOP: 1035bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 10362f275b8fSbellard break; 10375ad6bb97Sblueswir1 case CMD_FLUSH: 1038bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 1039042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 10406f7e9aecSbellard break; 10415ad6bb97Sblueswir1 case CMD_RESET: 1042bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 1043a391fdbcSHervé Poussineau esp_soft_reset(s); 10446f7e9aecSbellard break; 10455ad6bb97Sblueswir1 case CMD_BUSRESET: 1046bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 10475ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1048cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1049c73f96fdSblueswir1 esp_raise_irq(s); 10509e61bde5Sbellard } 10512f275b8fSbellard break; 10525ad6bb97Sblueswir1 case CMD_TI: 10530097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 10542f275b8fSbellard handle_ti(s); 10552f275b8fSbellard break; 10565ad6bb97Sblueswir1 case CMD_ICCS: 1057bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 10580fc5c15aSpbrook write_response(s); 1059cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10604bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 10612f275b8fSbellard break; 10625ad6bb97Sblueswir1 case CMD_MSGACC: 1063bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 1064cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 10655ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 10664e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 10674e2a68c1SArtyom Tarasenko esp_raise_irq(s); 10686f7e9aecSbellard break; 10690fd0eb21SBlue Swirl case CMD_PAD: 1070bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 10710fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 1072cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10730fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 10740fd0eb21SBlue Swirl break; 10755ad6bb97Sblueswir1 case CMD_SATN: 1076bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 10776f7e9aecSbellard break; 10786915bff1SHervé Poussineau case CMD_RSTATN: 10796915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 10806915bff1SHervé Poussineau break; 10815e1e0a3bSBlue Swirl case CMD_SEL: 1082bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 1083f2818f22SArtyom Tarasenko handle_s_without_atn(s); 10845e1e0a3bSBlue Swirl break; 10855ad6bb97Sblueswir1 case CMD_SELATN: 1086bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 10872f275b8fSbellard handle_satn(s); 10882f275b8fSbellard break; 10895ad6bb97Sblueswir1 case CMD_SELATNS: 1090bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 10919f149aa9Spbrook handle_satn_stop(s); 10922f275b8fSbellard break; 10935ad6bb97Sblueswir1 case CMD_ENSEL: 1094bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 1095e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 109674ec6048Sblueswir1 break; 10976fe84c18SHervé Poussineau case CMD_DISSEL: 10986fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 10996fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 11006fe84c18SHervé Poussineau esp_raise_irq(s); 11016fe84c18SHervé Poussineau break; 11022f275b8fSbellard default: 11033af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 11046f7e9aecSbellard break; 11056f7e9aecSbellard } 11066f7e9aecSbellard break; 11075ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 11084f6200f0Sbellard break; 11095ad6bb97Sblueswir1 case ESP_CFG1: 11109ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 11119ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11124f6200f0Sbellard s->rregs[saddr] = val; 11134f6200f0Sbellard break; 11145ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11154f6200f0Sbellard break; 11166f7e9aecSbellard default: 11173af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11188dea1dd4Sblueswir1 return; 11196f7e9aecSbellard } 11202f275b8fSbellard s->wregs[saddr] = val; 11216f7e9aecSbellard } 11226f7e9aecSbellard 1123a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 11248372d383SPeter Maydell unsigned size, bool is_write, 11258372d383SPeter Maydell MemTxAttrs attrs) 112667bb5314SAvi Kivity { 112767bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 112867bb5314SAvi Kivity } 11296f7e9aecSbellard 11306cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 11316cc88d6bSMark Cave-Ayland { 11326cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 11336cc88d6bSMark Cave-Ayland 11346cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11356cc88d6bSMark Cave-Ayland return version_id < 5; 11366cc88d6bSMark Cave-Ayland } 11376cc88d6bSMark Cave-Ayland 11384e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 11394e78f3bfSMark Cave-Ayland { 11404e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 11414e78f3bfSMark Cave-Ayland 11424e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11430bcd5a18SMark Cave-Ayland return version_id >= 5; 11444e78f3bfSMark Cave-Ayland } 11454e78f3bfSMark Cave-Ayland 11464eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 11474eb86065SPaolo Bonzini { 11484eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 11494eb86065SPaolo Bonzini 11504eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 11514eb86065SPaolo Bonzini return version_id >= 6; 11524eb86065SPaolo Bonzini } 11534eb86065SPaolo Bonzini 1154ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 11550bd005beSMark Cave-Ayland { 1156ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1157ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 11580bd005beSMark Cave-Ayland 11590bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11600bd005beSMark Cave-Ayland return 0; 11610bd005beSMark Cave-Ayland } 11620bd005beSMark Cave-Ayland 11630bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 11640bd005beSMark Cave-Ayland { 11650bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1166042879fcSMark Cave-Ayland int len, i; 11670bd005beSMark Cave-Ayland 11686cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11696cc88d6bSMark Cave-Ayland 11706cc88d6bSMark Cave-Ayland if (version_id < 5) { 11716cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1172042879fcSMark Cave-Ayland 1173042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1174042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1175042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1176042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1177042879fcSMark Cave-Ayland } 1178023666daSMark Cave-Ayland 1179023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1180023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1181023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1182023666daSMark Cave-Ayland } 11836cc88d6bSMark Cave-Ayland } 11846cc88d6bSMark Cave-Ayland 11850bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11860bd005beSMark Cave-Ayland return 0; 11870bd005beSMark Cave-Ayland } 11880bd005beSMark Cave-Ayland 11899c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1190cc9952f3SBlue Swirl .name = "esp", 11914eb86065SPaolo Bonzini .version_id = 6, 1192cc9952f3SBlue Swirl .minimum_version_id = 3, 11930bd005beSMark Cave-Ayland .post_load = esp_post_load, 1194cc9952f3SBlue Swirl .fields = (VMStateField[]) { 1195cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1196cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1197cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1198042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1199042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1200042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 12013944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 12024aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 12034aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 12044aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 12054aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1206cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1207023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1208023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1209023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1210023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1211023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1212023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1213cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 12146cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 12154e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1216023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1217042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1218023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 12191b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 12204eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1221cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 122274d71ea1SLaurent Vivier }, 1223cc9952f3SBlue Swirl }; 12246f7e9aecSbellard 1225a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1226a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1227a391fdbcSHervé Poussineau { 1228a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1229eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1230a391fdbcSHervé Poussineau uint32_t saddr; 1231a391fdbcSHervé Poussineau 1232a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1233eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1234a391fdbcSHervé Poussineau } 1235a391fdbcSHervé Poussineau 1236a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1237a391fdbcSHervé Poussineau unsigned int size) 1238a391fdbcSHervé Poussineau { 1239a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1240eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1241a391fdbcSHervé Poussineau uint32_t saddr; 1242a391fdbcSHervé Poussineau 1243a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1244eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1245a391fdbcSHervé Poussineau } 1246a391fdbcSHervé Poussineau 1247a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1248a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1249a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1250a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1251a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1252a391fdbcSHervé Poussineau }; 1253a391fdbcSHervé Poussineau 125474d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 125574d71ea1SLaurent Vivier uint64_t val, unsigned int size) 125674d71ea1SLaurent Vivier { 125774d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1258eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 125974d71ea1SLaurent Vivier 1260960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1261960ebfd9SMark Cave-Ayland 126274d71ea1SLaurent Vivier switch (size) { 126374d71ea1SLaurent Vivier case 1: 1264761bef75SMark Cave-Ayland esp_pdma_write(s, val); 126574d71ea1SLaurent Vivier break; 126674d71ea1SLaurent Vivier case 2: 1267761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1268761bef75SMark Cave-Ayland esp_pdma_write(s, val); 126974d71ea1SLaurent Vivier break; 127074d71ea1SLaurent Vivier } 127174d71ea1SLaurent Vivier s->pdma_cb(s); 127274d71ea1SLaurent Vivier } 127374d71ea1SLaurent Vivier 127474d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 127574d71ea1SLaurent Vivier unsigned int size) 127674d71ea1SLaurent Vivier { 127774d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1278eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 127974d71ea1SLaurent Vivier uint64_t val = 0; 128074d71ea1SLaurent Vivier 1281960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1282960ebfd9SMark Cave-Ayland 128374d71ea1SLaurent Vivier switch (size) { 128474d71ea1SLaurent Vivier case 1: 1285761bef75SMark Cave-Ayland val = esp_pdma_read(s); 128674d71ea1SLaurent Vivier break; 128774d71ea1SLaurent Vivier case 2: 1288761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1289761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 129074d71ea1SLaurent Vivier break; 129174d71ea1SLaurent Vivier } 12927aa6baeeSMark Cave-Ayland if (fifo8_num_used(&s->fifo) < 2) { 129374d71ea1SLaurent Vivier s->pdma_cb(s); 129474d71ea1SLaurent Vivier } 129574d71ea1SLaurent Vivier return val; 129674d71ea1SLaurent Vivier } 129774d71ea1SLaurent Vivier 129874d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 129974d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 130074d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 130174d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 130274d71ea1SLaurent Vivier .valid.min_access_size = 1, 1303cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1304cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1305cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 130674d71ea1SLaurent Vivier }; 130774d71ea1SLaurent Vivier 1308afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1309afd4030cSPaolo Bonzini .tcq = false, 13107e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 13117e0380b9SPaolo Bonzini .max_lun = 7, 1312afd4030cSPaolo Bonzini 1313c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 131494d3f98aSPaolo Bonzini .complete = esp_command_complete, 131594d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1316cfdc1bb0SPaolo Bonzini }; 1317cfdc1bb0SPaolo Bonzini 1318a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1319cfb9de9cSPaul Brook { 132084fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1321eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1322a391fdbcSHervé Poussineau 1323a391fdbcSHervé Poussineau switch (irq) { 1324a391fdbcSHervé Poussineau case 0: 1325a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1326a391fdbcSHervé Poussineau break; 1327a391fdbcSHervé Poussineau case 1: 1328a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 1329a391fdbcSHervé Poussineau break; 1330a391fdbcSHervé Poussineau } 1331a391fdbcSHervé Poussineau } 1332a391fdbcSHervé Poussineau 1333b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1334a391fdbcSHervé Poussineau { 1335b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 133684fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1337eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1338eb169c76SMark Cave-Ayland 1339eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1340eb169c76SMark Cave-Ayland return; 1341eb169c76SMark Cave-Ayland } 13426f7e9aecSbellard 1343b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 134474d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1345a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 13466f7e9aecSbellard 1347d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 134829776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 134974d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1350b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 135174d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1352cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 135374d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 13546f7e9aecSbellard 1355b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 13562d069babSblueswir1 1357739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 135867e999beSbellard } 1359cfb9de9cSPaul Brook 1360a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1361a391fdbcSHervé Poussineau { 136284fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1363eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1364eb169c76SMark Cave-Ayland 1365eb169c76SMark Cave-Ayland esp_hard_reset(s); 1366eb169c76SMark Cave-Ayland } 1367eb169c76SMark Cave-Ayland 1368eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1369eb169c76SMark Cave-Ayland { 1370eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1371eb169c76SMark Cave-Ayland 1372eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1373a391fdbcSHervé Poussineau } 1374a391fdbcSHervé Poussineau 1375a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1376a391fdbcSHervé Poussineau .name = "sysbusespscsi", 13770bd005beSMark Cave-Ayland .version_id = 2, 1378ea84a442SGuenter Roeck .minimum_version_id = 1, 1379ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 1380a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 13810bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1382a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1383a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1384a391fdbcSHervé Poussineau } 1385999e12bbSAnthony Liguori }; 1386999e12bbSAnthony Liguori 1387a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1388999e12bbSAnthony Liguori { 138939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1390999e12bbSAnthony Liguori 1391b09318caSHu Tao dc->realize = sysbus_esp_realize; 1392a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1393a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1394125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 139563235df8SBlue Swirl } 1396999e12bbSAnthony Liguori 13971f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 139884fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 139939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1400eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1401a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1402a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 140363235df8SBlue Swirl }; 140463235df8SBlue Swirl 1405042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1406042879fcSMark Cave-Ayland { 1407042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1408042879fcSMark Cave-Ayland 1409042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1410023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1411042879fcSMark Cave-Ayland } 1412042879fcSMark Cave-Ayland 1413042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1414042879fcSMark Cave-Ayland { 1415042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1416042879fcSMark Cave-Ayland 1417042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1418023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1419042879fcSMark Cave-Ayland } 1420042879fcSMark Cave-Ayland 1421eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1422eb169c76SMark Cave-Ayland { 1423eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1424eb169c76SMark Cave-Ayland 1425eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1426eb169c76SMark Cave-Ayland dc->user_creatable = false; 1427eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1428eb169c76SMark Cave-Ayland } 1429eb169c76SMark Cave-Ayland 1430eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1431eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1432eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1433042879fcSMark Cave-Ayland .instance_init = esp_init, 1434042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1435eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1436eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1437eb169c76SMark Cave-Ayland }; 1438eb169c76SMark Cave-Ayland 143983f7d43aSAndreas Färber static void esp_register_types(void) 1440cfb9de9cSPaul Brook { 1441a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1442eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1443cfb9de9cSPaul Brook } 1444cfb9de9cSPaul Brook 144583f7d43aSAndreas Färber type_init(esp_register_types) 1446