16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 1247b320a8eSMark Cave-Ayland uint32_t n; 1257b320a8eSMark Cave-Ayland 1267b320a8eSMark Cave-Ayland if (maxlen == 0) { 1277b320a8eSMark Cave-Ayland return 0; 1287b320a8eSMark Cave-Ayland } 1297b320a8eSMark Cave-Ayland 1307b320a8eSMark Cave-Ayland buf = fifo8_pop_buf(fifo, maxlen, &n); 1317b320a8eSMark Cave-Ayland if (dest) { 1327b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1337b320a8eSMark Cave-Ayland } 1347b320a8eSMark Cave-Ayland 1357b320a8eSMark Cave-Ayland return n; 1367b320a8eSMark Cave-Ayland } 1377b320a8eSMark Cave-Ayland 138c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 139c47b5835SMark Cave-Ayland { 140c47b5835SMark Cave-Ayland uint32_t dmalen; 141c47b5835SMark Cave-Ayland 142c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 143c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 144c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 145c47b5835SMark Cave-Ayland 146c47b5835SMark Cave-Ayland return dmalen; 147c47b5835SMark Cave-Ayland } 148c47b5835SMark Cave-Ayland 149c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 150c47b5835SMark Cave-Ayland { 151c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 152c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 153c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 154c47b5835SMark Cave-Ayland } 155c47b5835SMark Cave-Ayland 156c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 157c04ed569SMark Cave-Ayland { 158c04ed569SMark Cave-Ayland uint32_t dmalen; 159c04ed569SMark Cave-Ayland 160c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 161c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 162c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 163c04ed569SMark Cave-Ayland 164c04ed569SMark Cave-Ayland return dmalen; 165c04ed569SMark Cave-Ayland } 166c04ed569SMark Cave-Ayland 167761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 168761bef75SMark Cave-Ayland { 1698da90e81SMark Cave-Ayland uint8_t val; 1708da90e81SMark Cave-Ayland 17102abe246SMark Cave-Ayland if (s->do_cmd) { 172c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->cmdfifo); 17302abe246SMark Cave-Ayland } else { 174c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 17502abe246SMark Cave-Ayland } 1768da90e81SMark Cave-Ayland 1778da90e81SMark Cave-Ayland return val; 178761bef75SMark Cave-Ayland } 179761bef75SMark Cave-Ayland 180761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 181761bef75SMark Cave-Ayland { 1828da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 1838da90e81SMark Cave-Ayland 1843c421400SMark Cave-Ayland if (dmalen == 0) { 1858da90e81SMark Cave-Ayland return; 1868da90e81SMark Cave-Ayland } 1878da90e81SMark Cave-Ayland 18802abe246SMark Cave-Ayland if (s->do_cmd) { 189e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 19002abe246SMark Cave-Ayland } else { 191e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 19202abe246SMark Cave-Ayland } 1938da90e81SMark Cave-Ayland 1948da90e81SMark Cave-Ayland dmalen--; 1958da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 196761bef75SMark Cave-Ayland } 197761bef75SMark Cave-Ayland 198c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 1996130b188SLaurent Vivier { 2006130b188SLaurent Vivier int target; 2016130b188SLaurent Vivier 2026130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2036130b188SLaurent Vivier 2046130b188SLaurent Vivier s->ti_size = 0; 205042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 2066130b188SLaurent Vivier 2076130b188SLaurent Vivier if (s->current_req) { 2086130b188SLaurent Vivier /* Started a new command before the old one finished. Cancel it. */ 2096130b188SLaurent Vivier scsi_req_cancel(s->current_req); 2106130b188SLaurent Vivier } 2116130b188SLaurent Vivier 2126130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2136130b188SLaurent Vivier if (!s->current_dev) { 2146130b188SLaurent Vivier /* No such drive */ 2156130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 216cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2176130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2186130b188SLaurent Vivier esp_raise_irq(s); 2196130b188SLaurent Vivier return -1; 2206130b188SLaurent Vivier } 2214e78f3bfSMark Cave-Ayland 2224e78f3bfSMark Cave-Ayland /* 2234e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 2244e78f3bfSMark Cave-Ayland * either in do_busid_cmd() for DATA OUT transfers or by the deferred 2254e78f3bfSMark Cave-Ayland * IRQ mechanism in esp_transfer_data() for DATA IN transfers 2264e78f3bfSMark Cave-Ayland */ 2274e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 2284e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2296130b188SLaurent Vivier return 0; 2306130b188SLaurent Vivier } 2316130b188SLaurent Vivier 23220c8d2edSMark Cave-Ayland static uint32_t get_cmd(ESPState *s, uint32_t maxlen) 2332f275b8fSbellard { 234023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 235042879fcSMark Cave-Ayland uint32_t dmalen, n; 2362f275b8fSbellard int target; 2372f275b8fSbellard 2388dea1dd4Sblueswir1 target = s->wregs[ESP_WBUSID] & BUSID_DID; 2394f6200f0Sbellard if (s->dma) { 24020c8d2edSMark Cave-Ayland dmalen = MIN(esp_get_tc(s), maxlen); 24120c8d2edSMark Cave-Ayland if (dmalen == 0) { 2426c1fef6bSPrasad J Pandit return 0; 2436c1fef6bSPrasad J Pandit } 24474d71ea1SLaurent Vivier if (s->dma_memory_read) { 2458b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, buf, dmalen); 246fbc6510eSMark Cave-Ayland dmalen = MIN(fifo8_num_free(&s->cmdfifo), dmalen); 247023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, dmalen); 2484f6200f0Sbellard } else { 24949691315SMark Cave-Ayland if (esp_select(s) < 0) { 250023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 25149691315SMark Cave-Ayland return -1; 25249691315SMark Cave-Ayland } 25374d71ea1SLaurent Vivier esp_raise_drq(s); 254023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 25574d71ea1SLaurent Vivier return 0; 25674d71ea1SLaurent Vivier } 25774d71ea1SLaurent Vivier } else { 258023666daSMark Cave-Ayland dmalen = MIN(fifo8_num_used(&s->fifo), maxlen); 25920c8d2edSMark Cave-Ayland if (dmalen == 0) { 260d3cdc491SPrasad J Pandit return 0; 261d3cdc491SPrasad J Pandit } 2627b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, dmalen); 263fbc6510eSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 2647b320a8eSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 26520c8d2edSMark Cave-Ayland } 266bf4b9889SBlue Swirl trace_esp_get_cmd(dmalen, target); 2672e5d83bbSpbrook 268c7bce09cSMark Cave-Ayland if (esp_select(s) < 0) { 269023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 27049691315SMark Cave-Ayland return -1; 2712f275b8fSbellard } 2729f149aa9Spbrook return dmalen; 2739f149aa9Spbrook } 2749f149aa9Spbrook 275023666daSMark Cave-Ayland static void do_busid_cmd(ESPState *s, uint8_t busid) 2769f149aa9Spbrook { 2777b320a8eSMark Cave-Ayland uint32_t cmdlen; 2789f149aa9Spbrook int32_t datalen; 2799f149aa9Spbrook int lun; 280f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2817b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 2829f149aa9Spbrook 283bf4b9889SBlue Swirl trace_esp_do_busid_cmd(busid); 284f2818f22SArtyom Tarasenko lun = busid & 7; 285023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 28699545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 28799545751SMark Cave-Ayland return; 28899545751SMark Cave-Ayland } 2897b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 290023666daSMark Cave-Ayland 2910d3545e7SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); 292e6810db8SHervé Poussineau s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); 293c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 29467e999beSbellard s->ti_size = datalen; 295023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 29667e999beSbellard if (datalen != 0) { 297c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC; 2984e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2991b9e48a5SMark Cave-Ayland s->ti_cmd = 0; 3006cc88d6bSMark Cave-Ayland esp_set_tc(s, 0); 3012e5d83bbSpbrook if (datalen > 0) { 3024e78f3bfSMark Cave-Ayland /* 3034e78f3bfSMark Cave-Ayland * Switch to DATA IN phase but wait until initial data xfer is 3044e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 3054e78f3bfSMark Cave-Ayland */ 3064e78f3bfSMark Cave-Ayland s->data_in_ready = false; 3075ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DI; 3084f6200f0Sbellard } else { 3095ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] |= STAT_DO; 310cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 311c73f96fdSblueswir1 esp_raise_irq(s); 31282141c8bSMark Cave-Ayland esp_lower_drq(s); 3132f275b8fSbellard } 3144e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3154e78f3bfSMark Cave-Ayland return; 3164e78f3bfSMark Cave-Ayland } 3174e78f3bfSMark Cave-Ayland } 3182f275b8fSbellard 319c959f218SMark Cave-Ayland static void do_cmd(ESPState *s) 320f2818f22SArtyom Tarasenko { 321fa7505c1SMark Cave-Ayland uint8_t busid = esp_fifo_pop(&s->cmdfifo); 322fa7505c1SMark Cave-Ayland int len; 323023666daSMark Cave-Ayland 324023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 325f2818f22SArtyom Tarasenko 326799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 327023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 328fa7505c1SMark Cave-Ayland len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 329fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 330023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 331023666daSMark Cave-Ayland } 332023666daSMark Cave-Ayland 333023666daSMark Cave-Ayland do_busid_cmd(s, busid); 334f2818f22SArtyom Tarasenko } 335f2818f22SArtyom Tarasenko 33674d71ea1SLaurent Vivier static void satn_pdma_cb(ESPState *s) 33774d71ea1SLaurent Vivier { 338e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 339023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 340e62a959aSMark Cave-Ayland s->do_cmd = 0; 341c959f218SMark Cave-Ayland do_cmd(s); 34274d71ea1SLaurent Vivier } 34374d71ea1SLaurent Vivier } 34474d71ea1SLaurent Vivier 3459f149aa9Spbrook static void handle_satn(ESPState *s) 3469f149aa9Spbrook { 34749691315SMark Cave-Ayland int32_t cmdlen; 34849691315SMark Cave-Ayland 3491b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 35073d74342SBlue Swirl s->dma_cb = handle_satn; 35173d74342SBlue Swirl return; 35273d74342SBlue Swirl } 35374d71ea1SLaurent Vivier s->pdma_cb = satn_pdma_cb; 354023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 35549691315SMark Cave-Ayland if (cmdlen > 0) { 356023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 35760720694SMark Cave-Ayland s->do_cmd = 0; 358c959f218SMark Cave-Ayland do_cmd(s); 35949691315SMark Cave-Ayland } else if (cmdlen == 0) { 360bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 36149691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 36249691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 36349691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 3649f149aa9Spbrook } 36594d5c79dSMark Cave-Ayland } 3669f149aa9Spbrook 36774d71ea1SLaurent Vivier static void s_without_satn_pdma_cb(ESPState *s) 36874d71ea1SLaurent Vivier { 369e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 370023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 371e62a959aSMark Cave-Ayland s->do_cmd = 0; 372023666daSMark Cave-Ayland do_busid_cmd(s, 0); 37374d71ea1SLaurent Vivier } 37474d71ea1SLaurent Vivier } 37574d71ea1SLaurent Vivier 376f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 377f2818f22SArtyom Tarasenko { 37849691315SMark Cave-Ayland int32_t cmdlen; 37949691315SMark Cave-Ayland 3801b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 38173d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 38273d74342SBlue Swirl return; 38373d74342SBlue Swirl } 38474d71ea1SLaurent Vivier s->pdma_cb = s_without_satn_pdma_cb; 385023666daSMark Cave-Ayland cmdlen = get_cmd(s, ESP_CMDFIFO_SZ); 38649691315SMark Cave-Ayland if (cmdlen > 0) { 387023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 38860720694SMark Cave-Ayland s->do_cmd = 0; 389023666daSMark Cave-Ayland do_busid_cmd(s, 0); 39049691315SMark Cave-Ayland } else if (cmdlen == 0) { 391bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 39249691315SMark Cave-Ayland /* Target present, but no cmd yet - switch to command phase */ 39349691315SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 39449691315SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_CD; 395f2818f22SArtyom Tarasenko } 396f2818f22SArtyom Tarasenko } 397f2818f22SArtyom Tarasenko 39874d71ea1SLaurent Vivier static void satn_stop_pdma_cb(ESPState *s) 39974d71ea1SLaurent Vivier { 400e62a959aSMark Cave-Ayland if (!esp_get_tc(s) && !fifo8_is_empty(&s->cmdfifo)) { 401023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 40274d71ea1SLaurent Vivier s->do_cmd = 1; 403023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 40474d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 405cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 40674d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 40774d71ea1SLaurent Vivier esp_raise_irq(s); 40874d71ea1SLaurent Vivier } 40974d71ea1SLaurent Vivier } 41074d71ea1SLaurent Vivier 4119f149aa9Spbrook static void handle_satn_stop(ESPState *s) 4129f149aa9Spbrook { 41349691315SMark Cave-Ayland int32_t cmdlen; 41449691315SMark Cave-Ayland 4151b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 41673d74342SBlue Swirl s->dma_cb = handle_satn_stop; 41773d74342SBlue Swirl return; 41873d74342SBlue Swirl } 419c62c1fa0SPhilippe Mathieu-Daudé s->pdma_cb = satn_stop_pdma_cb; 420799d90d8SMark Cave-Ayland cmdlen = get_cmd(s, 1); 42149691315SMark Cave-Ayland if (cmdlen > 0) { 422023666daSMark Cave-Ayland trace_esp_handle_satn_stop(fifo8_num_used(&s->cmdfifo)); 4239f149aa9Spbrook s->do_cmd = 1; 424023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 425799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 426cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 427799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 428c73f96fdSblueswir1 esp_raise_irq(s); 42949691315SMark Cave-Ayland } else if (cmdlen == 0) { 430bb0bc7bbSMark Cave-Ayland s->do_cmd = 1; 431799d90d8SMark Cave-Ayland /* Target present, switch to message out phase */ 432799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 433799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_MO; 4349f149aa9Spbrook } 4359f149aa9Spbrook } 4369f149aa9Spbrook 43774d71ea1SLaurent Vivier static void write_response_pdma_cb(ESPState *s) 43874d71ea1SLaurent Vivier { 43974d71ea1SLaurent Vivier s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 440cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 44174d71ea1SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_CD; 44274d71ea1SLaurent Vivier esp_raise_irq(s); 44374d71ea1SLaurent Vivier } 44474d71ea1SLaurent Vivier 4450fc5c15aSpbrook static void write_response(ESPState *s) 4462f275b8fSbellard { 447e3922557SMark Cave-Ayland uint8_t buf[2]; 448042879fcSMark Cave-Ayland 449bf4b9889SBlue Swirl trace_esp_write_response(s->status); 450042879fcSMark Cave-Ayland 451e3922557SMark Cave-Ayland buf[0] = s->status; 452e3922557SMark Cave-Ayland buf[1] = 0; 453042879fcSMark Cave-Ayland 4544f6200f0Sbellard if (s->dma) { 45574d71ea1SLaurent Vivier if (s->dma_memory_write) { 456e3922557SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, 2); 457c73f96fdSblueswir1 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 458cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 4595ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = SEQ_CD; 4604f6200f0Sbellard } else { 46174d71ea1SLaurent Vivier s->pdma_cb = write_response_pdma_cb; 46274d71ea1SLaurent Vivier esp_raise_drq(s); 46374d71ea1SLaurent Vivier return; 46474d71ea1SLaurent Vivier } 46574d71ea1SLaurent Vivier } else { 466e3922557SMark Cave-Ayland fifo8_reset(&s->fifo); 467e3922557SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, 2); 4685ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 2; 4694f6200f0Sbellard } 470c73f96fdSblueswir1 esp_raise_irq(s); 4712f275b8fSbellard } 4724f6200f0Sbellard 473a917d384Spbrook static void esp_dma_done(ESPState *s) 4744d611c9aSpbrook { 475c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_TC; 476cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 4775ad6bb97Sblueswir1 s->rregs[ESP_RFLAGS] = 0; 478c47b5835SMark Cave-Ayland esp_set_tc(s, 0); 479c73f96fdSblueswir1 esp_raise_irq(s); 4804d611c9aSpbrook } 481a917d384Spbrook 48274d71ea1SLaurent Vivier static void do_dma_pdma_cb(ESPState *s) 48374d71ea1SLaurent Vivier { 4844ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 48582141c8bSMark Cave-Ayland int len; 486042879fcSMark Cave-Ayland uint32_t n; 4876cc88d6bSMark Cave-Ayland 48874d71ea1SLaurent Vivier if (s->do_cmd) { 489e62a959aSMark Cave-Ayland /* Ensure we have received complete command after SATN and stop */ 490e62a959aSMark Cave-Ayland if (esp_get_tc(s) || fifo8_is_empty(&s->cmdfifo)) { 491e62a959aSMark Cave-Ayland return; 492e62a959aSMark Cave-Ayland } 493e62a959aSMark Cave-Ayland 49474d71ea1SLaurent Vivier s->ti_size = 0; 495c348458fSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 496c348458fSMark Cave-Ayland /* No command received */ 497c348458fSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 498c348458fSMark Cave-Ayland return; 499c348458fSMark Cave-Ayland } 500c348458fSMark Cave-Ayland 501c348458fSMark Cave-Ayland /* Command has been received */ 50274d71ea1SLaurent Vivier s->do_cmd = 0; 503c959f218SMark Cave-Ayland do_cmd(s); 504c348458fSMark Cave-Ayland } else { 505c348458fSMark Cave-Ayland /* 506c348458fSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 507c348458fSMark Cave-Ayland * and then switch to commmand phase 508c348458fSMark Cave-Ayland */ 509c348458fSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 510c348458fSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 511c348458fSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 512c348458fSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 513c348458fSMark Cave-Ayland esp_raise_irq(s); 514c348458fSMark Cave-Ayland } 51574d71ea1SLaurent Vivier return; 51674d71ea1SLaurent Vivier } 51782141c8bSMark Cave-Ayland 5180db89536SMark Cave-Ayland if (!s->current_req) { 5190db89536SMark Cave-Ayland return; 5200db89536SMark Cave-Ayland } 5210db89536SMark Cave-Ayland 52282141c8bSMark Cave-Ayland if (to_device) { 52382141c8bSMark Cave-Ayland /* Copy FIFO data to device */ 5247aa6baeeSMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 5257aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 5267b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5277aa6baeeSMark Cave-Ayland s->async_buf += n; 5287aa6baeeSMark Cave-Ayland s->async_len -= n; 5297aa6baeeSMark Cave-Ayland s->ti_size += n; 5307aa6baeeSMark Cave-Ayland 5317aa6baeeSMark Cave-Ayland if (n < len) { 5327aa6baeeSMark Cave-Ayland /* Unaligned accesses can cause FIFO wraparound */ 5337aa6baeeSMark Cave-Ayland len = len - n; 5347b320a8eSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 5357aa6baeeSMark Cave-Ayland s->async_buf += n; 5367aa6baeeSMark Cave-Ayland s->async_len -= n; 5377aa6baeeSMark Cave-Ayland s->ti_size += n; 5387aa6baeeSMark Cave-Ayland } 5397aa6baeeSMark Cave-Ayland 54074d71ea1SLaurent Vivier if (s->async_len == 0) { 54174d71ea1SLaurent Vivier scsi_req_continue(s->current_req); 54282141c8bSMark Cave-Ayland return; 54382141c8bSMark Cave-Ayland } 54482141c8bSMark Cave-Ayland 54582141c8bSMark Cave-Ayland if (esp_get_tc(s) == 0) { 54682141c8bSMark Cave-Ayland esp_lower_drq(s); 54782141c8bSMark Cave-Ayland esp_dma_done(s); 54882141c8bSMark Cave-Ayland } 54982141c8bSMark Cave-Ayland 55082141c8bSMark Cave-Ayland return; 55182141c8bSMark Cave-Ayland } else { 55282141c8bSMark Cave-Ayland if (s->async_len == 0) { 5534e78f3bfSMark Cave-Ayland /* Defer until the scsi layer has completed */ 55482141c8bSMark Cave-Ayland scsi_req_continue(s->current_req); 5554e78f3bfSMark Cave-Ayland s->data_in_ready = false; 55674d71ea1SLaurent Vivier return; 55774d71ea1SLaurent Vivier } 55874d71ea1SLaurent Vivier 55982141c8bSMark Cave-Ayland if (esp_get_tc(s) != 0) { 56082141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 5617aa6baeeSMark Cave-Ayland len = MIN(s->async_len, esp_get_tc(s)); 5627aa6baeeSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 563042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 56482141c8bSMark Cave-Ayland s->async_buf += len; 56582141c8bSMark Cave-Ayland s->async_len -= len; 56682141c8bSMark Cave-Ayland s->ti_size -= len; 56782141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 5687aa6baeeSMark Cave-Ayland 5697aa6baeeSMark Cave-Ayland if (esp_get_tc(s) == 0) { 5707aa6baeeSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 5717aa6baeeSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 5727aa6baeeSMark Cave-Ayland } 57382141c8bSMark Cave-Ayland return; 57482141c8bSMark Cave-Ayland } 57582141c8bSMark Cave-Ayland 57674d71ea1SLaurent Vivier /* Partially filled a scsi buffer. Complete immediately. */ 57782141c8bSMark Cave-Ayland esp_lower_drq(s); 57874d71ea1SLaurent Vivier esp_dma_done(s); 57974d71ea1SLaurent Vivier } 58082141c8bSMark Cave-Ayland } 58174d71ea1SLaurent Vivier 582a917d384Spbrook static void esp_do_dma(ESPState *s) 583a917d384Spbrook { 584023666daSMark Cave-Ayland uint32_t len, cmdlen; 5854ca2ba6fSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 586023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 587a917d384Spbrook 5886cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 589a917d384Spbrook if (s->do_cmd) { 59015407433SLaurent Vivier /* 59115407433SLaurent Vivier * handle_ti_cmd() case: esp_do_dma() is called only from 59215407433SLaurent Vivier * handle_ti_cmd() with do_cmd != NULL (see the assert()) 59315407433SLaurent Vivier */ 594023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 595023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 59674d71ea1SLaurent Vivier if (s->dma_memory_read) { 5970ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 598023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 599023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 60074d71ea1SLaurent Vivier } else { 60174d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 60274d71ea1SLaurent Vivier esp_raise_drq(s); 60374d71ea1SLaurent Vivier return; 60474d71ea1SLaurent Vivier } 605023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 60615407433SLaurent Vivier s->ti_size = 0; 607799d90d8SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 608799d90d8SMark Cave-Ayland /* No command received */ 609023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 610799d90d8SMark Cave-Ayland return; 611799d90d8SMark Cave-Ayland } 612799d90d8SMark Cave-Ayland 613799d90d8SMark Cave-Ayland /* Command has been received */ 61415407433SLaurent Vivier s->do_cmd = 0; 615c959f218SMark Cave-Ayland do_cmd(s); 616799d90d8SMark Cave-Ayland } else { 617799d90d8SMark Cave-Ayland /* 618023666daSMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 619799d90d8SMark Cave-Ayland * and then switch to commmand phase 620799d90d8SMark Cave-Ayland */ 621023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 622799d90d8SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 623799d90d8SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 624799d90d8SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 625799d90d8SMark Cave-Ayland esp_raise_irq(s); 626799d90d8SMark Cave-Ayland } 627a917d384Spbrook return; 628a917d384Spbrook } 6290db89536SMark Cave-Ayland if (!s->current_req) { 6300db89536SMark Cave-Ayland return; 6310db89536SMark Cave-Ayland } 632a917d384Spbrook if (s->async_len == 0) { 633a917d384Spbrook /* Defer until data is available. */ 634a917d384Spbrook return; 635a917d384Spbrook } 636a917d384Spbrook if (len > s->async_len) { 637a917d384Spbrook len = s->async_len; 638a917d384Spbrook } 639a917d384Spbrook if (to_device) { 64074d71ea1SLaurent Vivier if (s->dma_memory_read) { 6418b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 642a917d384Spbrook } else { 64374d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 64474d71ea1SLaurent Vivier esp_raise_drq(s); 64574d71ea1SLaurent Vivier return; 64674d71ea1SLaurent Vivier } 64774d71ea1SLaurent Vivier } else { 64874d71ea1SLaurent Vivier if (s->dma_memory_write) { 6498b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 65074d71ea1SLaurent Vivier } else { 6517aa6baeeSMark Cave-Ayland /* Adjust TC for any leftover data in the FIFO */ 6527aa6baeeSMark Cave-Ayland if (!fifo8_is_empty(&s->fifo)) { 6537aa6baeeSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - fifo8_num_used(&s->fifo)); 6547aa6baeeSMark Cave-Ayland } 6557aa6baeeSMark Cave-Ayland 65682141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 657042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 658042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 65982141c8bSMark Cave-Ayland s->async_buf += len; 66082141c8bSMark Cave-Ayland s->async_len -= len; 66182141c8bSMark Cave-Ayland s->ti_size -= len; 6627aa6baeeSMark Cave-Ayland 6637aa6baeeSMark Cave-Ayland /* 6647aa6baeeSMark Cave-Ayland * MacOS toolbox uses a TI length of 16 bytes for all commands, so 6657aa6baeeSMark Cave-Ayland * commands shorter than this must be padded accordingly 6667aa6baeeSMark Cave-Ayland */ 6677aa6baeeSMark Cave-Ayland if (len < esp_get_tc(s) && esp_get_tc(s) <= ESP_FIFO_SZ) { 6687aa6baeeSMark Cave-Ayland while (fifo8_num_used(&s->fifo) < ESP_FIFO_SZ) { 669e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, 0); 6707aa6baeeSMark Cave-Ayland len++; 6717aa6baeeSMark Cave-Ayland } 6727aa6baeeSMark Cave-Ayland } 6737aa6baeeSMark Cave-Ayland 67482141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 67574d71ea1SLaurent Vivier s->pdma_cb = do_dma_pdma_cb; 67674d71ea1SLaurent Vivier esp_raise_drq(s); 67782141c8bSMark Cave-Ayland 67882141c8bSMark Cave-Ayland /* Indicate transfer to FIFO is complete */ 67982141c8bSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 68074d71ea1SLaurent Vivier return; 68174d71ea1SLaurent Vivier } 682a917d384Spbrook } 6836cc88d6bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 684a917d384Spbrook s->async_buf += len; 685a917d384Spbrook s->async_len -= len; 68694d5c79dSMark Cave-Ayland if (to_device) { 6876787f5faSpbrook s->ti_size += len; 68894d5c79dSMark Cave-Ayland } else { 6896787f5faSpbrook s->ti_size -= len; 69094d5c79dSMark Cave-Ayland } 691a917d384Spbrook if (s->async_len == 0) { 692ad3376ccSPaolo Bonzini scsi_req_continue(s->current_req); 69394d5c79dSMark Cave-Ayland /* 69494d5c79dSMark Cave-Ayland * If there is still data to be read from the device then 69594d5c79dSMark Cave-Ayland * complete the DMA operation immediately. Otherwise defer 69694d5c79dSMark Cave-Ayland * until the scsi layer has completed. 69794d5c79dSMark Cave-Ayland */ 6986cc88d6bSMark Cave-Ayland if (to_device || esp_get_tc(s) != 0 || s->ti_size == 0) { 699ad3376ccSPaolo Bonzini return; 700a917d384Spbrook } 701a917d384Spbrook } 702ad3376ccSPaolo Bonzini 7036787f5faSpbrook /* Partially filled a scsi buffer. Complete immediately. */ 704a917d384Spbrook esp_dma_done(s); 70582141c8bSMark Cave-Ayland esp_lower_drq(s); 706a917d384Spbrook } 707a917d384Spbrook 7081b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7091b9e48a5SMark Cave-Ayland { 7101b9e48a5SMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7117b320a8eSMark Cave-Ayland uint32_t cmdlen; 7121b9e48a5SMark Cave-Ayland int len; 7131b9e48a5SMark Cave-Ayland 7141b9e48a5SMark Cave-Ayland if (s->do_cmd) { 7151b9e48a5SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 7161b9e48a5SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 7171b9e48a5SMark Cave-Ayland s->ti_size = 0; 7181b9e48a5SMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 7) == STAT_CD) { 7191b9e48a5SMark Cave-Ayland /* No command received */ 7201b9e48a5SMark Cave-Ayland if (s->cmdfifo_cdb_offset == fifo8_num_used(&s->cmdfifo)) { 7211b9e48a5SMark Cave-Ayland return; 7221b9e48a5SMark Cave-Ayland } 7231b9e48a5SMark Cave-Ayland 7241b9e48a5SMark Cave-Ayland /* Command has been received */ 7251b9e48a5SMark Cave-Ayland s->do_cmd = 0; 7261b9e48a5SMark Cave-Ayland do_cmd(s); 7271b9e48a5SMark Cave-Ayland } else { 7281b9e48a5SMark Cave-Ayland /* 7291b9e48a5SMark Cave-Ayland * Extra message out bytes received: update cmdfifo_cdb_offset 7301b9e48a5SMark Cave-Ayland * and then switch to commmand phase 7311b9e48a5SMark Cave-Ayland */ 7321b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 7331b9e48a5SMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; 7341b9e48a5SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 7351b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7361b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7371b9e48a5SMark Cave-Ayland } 7381b9e48a5SMark Cave-Ayland return; 7391b9e48a5SMark Cave-Ayland } 7401b9e48a5SMark Cave-Ayland 7410db89536SMark Cave-Ayland if (!s->current_req) { 7420db89536SMark Cave-Ayland return; 7430db89536SMark Cave-Ayland } 7440db89536SMark Cave-Ayland 7451b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7461b9e48a5SMark Cave-Ayland /* Defer until data is available. */ 7471b9e48a5SMark Cave-Ayland return; 7481b9e48a5SMark Cave-Ayland } 7491b9e48a5SMark Cave-Ayland 7501b9e48a5SMark Cave-Ayland if (to_device) { 7511b9e48a5SMark Cave-Ayland len = MIN(fifo8_num_used(&s->fifo), ESP_FIFO_SZ); 7527b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 7531b9e48a5SMark Cave-Ayland s->async_buf += len; 7541b9e48a5SMark Cave-Ayland s->async_len -= len; 7551b9e48a5SMark Cave-Ayland s->ti_size += len; 7561b9e48a5SMark Cave-Ayland } else { 7576ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 7586ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 7596ef2cabcSMark Cave-Ayland s->async_buf++; 7606ef2cabcSMark Cave-Ayland s->async_len--; 7616ef2cabcSMark Cave-Ayland s->ti_size--; 7626ef2cabcSMark Cave-Ayland } 7631b9e48a5SMark Cave-Ayland } 7641b9e48a5SMark Cave-Ayland 7651b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 7661b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 7671b9e48a5SMark Cave-Ayland return; 7681b9e48a5SMark Cave-Ayland } 7691b9e48a5SMark Cave-Ayland 7701b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7711b9e48a5SMark Cave-Ayland esp_raise_irq(s); 7721b9e48a5SMark Cave-Ayland } 7731b9e48a5SMark Cave-Ayland 7744aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 775a917d384Spbrook { 7764aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 7776ef2cabcSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 7784aaa6ac3SMark Cave-Ayland 779bf4b9889SBlue Swirl trace_esp_command_complete(); 7806ef2cabcSMark Cave-Ayland 7816ef2cabcSMark Cave-Ayland /* 7826ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 7836ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 7846ef2cabcSMark Cave-Ayland */ 7856ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 786c6df7102SPaolo Bonzini if (s->ti_size != 0) { 787bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 788c6df7102SPaolo Bonzini } 789a917d384Spbrook s->ti_size = 0; 7906ef2cabcSMark Cave-Ayland } 7916ef2cabcSMark Cave-Ayland 792a917d384Spbrook s->async_len = 0; 7934aaa6ac3SMark Cave-Ayland if (req->status) { 794bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 795c6df7102SPaolo Bonzini } 7964aaa6ac3SMark Cave-Ayland s->status = req->status; 7976ef2cabcSMark Cave-Ayland 7986ef2cabcSMark Cave-Ayland /* 7996ef2cabcSMark Cave-Ayland * If the transfer is finished, switch to status phase. For non-DMA 8006ef2cabcSMark Cave-Ayland * transfers from the target the last byte is still in the FIFO 8016ef2cabcSMark Cave-Ayland */ 8026ef2cabcSMark Cave-Ayland if (s->ti_size == 0) { 8036ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 804a917d384Spbrook esp_dma_done(s); 80582141c8bSMark Cave-Ayland esp_lower_drq(s); 8066ef2cabcSMark Cave-Ayland } 8076ef2cabcSMark Cave-Ayland 8085c6c0e51SHannes Reinecke if (s->current_req) { 8095c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 8105c6c0e51SHannes Reinecke s->current_req = NULL; 811a917d384Spbrook s->current_dev = NULL; 8125c6c0e51SHannes Reinecke } 813c6df7102SPaolo Bonzini } 814c6df7102SPaolo Bonzini 8159c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 816c6df7102SPaolo Bonzini { 817e6810db8SHervé Poussineau ESPState *s = req->hba_private; 8184e78f3bfSMark Cave-Ayland int to_device = ((s->rregs[ESP_RSTAT] & 7) == STAT_DO); 8196cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 820c6df7102SPaolo Bonzini 8217f0b6e11SPaolo Bonzini assert(!s->do_cmd); 8226cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 823aba1f023SPaolo Bonzini s->async_len = len; 8240c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 8254e78f3bfSMark Cave-Ayland 8264e78f3bfSMark Cave-Ayland if (!to_device && !s->data_in_ready) { 8274e78f3bfSMark Cave-Ayland /* 8284e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 8294e78f3bfSMark Cave-Ayland * completion interrupt 8304e78f3bfSMark Cave-Ayland */ 8314e78f3bfSMark Cave-Ayland s->data_in_ready = true; 8324e78f3bfSMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 8334e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8344e78f3bfSMark Cave-Ayland esp_raise_irq(s); 8354e78f3bfSMark Cave-Ayland } 8364e78f3bfSMark Cave-Ayland 8371b9e48a5SMark Cave-Ayland if (s->ti_cmd == 0) { 8381b9e48a5SMark Cave-Ayland /* 8391b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 8401b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 8411b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 8421b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 8431b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 8441b9e48a5SMark Cave-Ayland */ 8451b9e48a5SMark Cave-Ayland return; 8461b9e48a5SMark Cave-Ayland } 8471b9e48a5SMark Cave-Ayland 848880d3089SMark Cave-Ayland if (s->ti_cmd == (CMD_TI | CMD_DMA)) { 8496cc88d6bSMark Cave-Ayland if (dmalen) { 850a917d384Spbrook esp_do_dma(s); 8515eb7a23fSMark Cave-Ayland } else if (s->ti_size <= 0) { 85294d5c79dSMark Cave-Ayland /* 85394d5c79dSMark Cave-Ayland * If this was the last part of a DMA transfer then the 85494d5c79dSMark Cave-Ayland * completion interrupt is deferred to here. 85594d5c79dSMark Cave-Ayland */ 8566787f5faSpbrook esp_dma_done(s); 85782141c8bSMark Cave-Ayland esp_lower_drq(s); 8586787f5faSpbrook } 859880d3089SMark Cave-Ayland } else if (s->ti_cmd == CMD_TI) { 8601b9e48a5SMark Cave-Ayland esp_do_nodma(s); 8611b9e48a5SMark Cave-Ayland } 862a917d384Spbrook } 8632e5d83bbSpbrook 8642f275b8fSbellard static void handle_ti(ESPState *s) 8652f275b8fSbellard { 8661b9e48a5SMark Cave-Ayland uint32_t dmalen; 8672f275b8fSbellard 8687246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 8697246e160SHervé Poussineau s->dma_cb = handle_ti; 8707246e160SHervé Poussineau return; 8717246e160SHervé Poussineau } 8727246e160SHervé Poussineau 8731b9e48a5SMark Cave-Ayland s->ti_cmd = s->rregs[ESP_CMD]; 8744f6200f0Sbellard if (s->dma) { 8751b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 876b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 8775ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 8784d611c9aSpbrook esp_do_dma(s); 879799d90d8SMark Cave-Ayland } else { 8801b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 8811b9e48a5SMark Cave-Ayland esp_do_nodma(s); 8824f6200f0Sbellard } 8832f275b8fSbellard } 8842f275b8fSbellard 8859c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 8866f7e9aecSbellard { 8875aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 8885aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 889c9cf45c1SHannes Reinecke s->tchi_written = 0; 8904e9aec74Spbrook s->ti_size = 0; 891042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 892023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 8934e9aec74Spbrook s->dma = 0; 8949f149aa9Spbrook s->do_cmd = 0; 89573d74342SBlue Swirl s->dma_cb = NULL; 8968dea1dd4Sblueswir1 8978dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 8986f7e9aecSbellard } 8996f7e9aecSbellard 900a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 90185948643SBlue Swirl { 90285948643SBlue Swirl qemu_irq_lower(s->irq); 90374d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 904a391fdbcSHervé Poussineau esp_hard_reset(s); 90585948643SBlue Swirl } 90685948643SBlue Swirl 907a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 9082d069babSblueswir1 { 90985948643SBlue Swirl if (level) { 910a391fdbcSHervé Poussineau esp_soft_reset(s); 91185948643SBlue Swirl } 9122d069babSblueswir1 } 9132d069babSblueswir1 9149c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 91573d74342SBlue Swirl { 916b630c075SMark Cave-Ayland uint32_t val; 91773d74342SBlue Swirl 9186f7e9aecSbellard switch (saddr) { 9195ad6bb97Sblueswir1 case ESP_FIFO: 9201b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 9211b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 9228dea1dd4Sblueswir1 /* Data out. */ 923ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 9245ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 925042879fcSMark Cave-Ayland } else { 9266ef2cabcSMark Cave-Ayland if ((s->rregs[ESP_RSTAT] & 0x7) == STAT_DI) { 9276ef2cabcSMark Cave-Ayland if (s->ti_size) { 9286ef2cabcSMark Cave-Ayland esp_do_nodma(s); 9296ef2cabcSMark Cave-Ayland } else { 9306ef2cabcSMark Cave-Ayland /* 9316ef2cabcSMark Cave-Ayland * The last byte of a non-DMA transfer has been read out 9326ef2cabcSMark Cave-Ayland * of the FIFO so switch to status phase 9336ef2cabcSMark Cave-Ayland */ 9346ef2cabcSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; 9356ef2cabcSMark Cave-Ayland } 9366ef2cabcSMark Cave-Ayland } 937c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 9384f6200f0Sbellard } 939b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 9404f6200f0Sbellard break; 9415ad6bb97Sblueswir1 case ESP_RINTR: 94294d5c79dSMark Cave-Ayland /* 94394d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 94494d5c79dSMark Cave-Ayland * except TC 94594d5c79dSMark Cave-Ayland */ 946b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 9472814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 9482814df28SBlue Swirl s->rregs[ESP_RSTAT] &= ~STAT_TC; 949af947a3dSMark Cave-Ayland /* 950af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 951af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 952af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 953af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 954af947a3dSMark Cave-Ayland * transition. 955af947a3dSMark Cave-Ayland * 956af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 957af947a3dSMark Cave-Ayland */ 958c73f96fdSblueswir1 esp_lower_irq(s); 959b630c075SMark Cave-Ayland break; 960c9cf45c1SHannes Reinecke case ESP_TCHI: 961c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 962c9cf45c1SHannes Reinecke if (!s->tchi_written) { 963b630c075SMark Cave-Ayland val = s->chip_id; 964b630c075SMark Cave-Ayland } else { 965b630c075SMark Cave-Ayland val = s->rregs[saddr]; 966c9cf45c1SHannes Reinecke } 967b630c075SMark Cave-Ayland break; 968238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 969238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 970238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 971238ec4d7SMark Cave-Ayland break; 9726f7e9aecSbellard default: 973b630c075SMark Cave-Ayland val = s->rregs[saddr]; 9746f7e9aecSbellard break; 9756f7e9aecSbellard } 976b630c075SMark Cave-Ayland 977b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 978b630c075SMark Cave-Ayland return val; 9796f7e9aecSbellard } 9806f7e9aecSbellard 9819c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 9826f7e9aecSbellard { 983bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 9846f7e9aecSbellard switch (saddr) { 985c9cf45c1SHannes Reinecke case ESP_TCHI: 986c9cf45c1SHannes Reinecke s->tchi_written = true; 987c9cf45c1SHannes Reinecke /* fall through */ 9885ad6bb97Sblueswir1 case ESP_TCLO: 9895ad6bb97Sblueswir1 case ESP_TCMID: 9905ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 9914f6200f0Sbellard break; 9925ad6bb97Sblueswir1 case ESP_FIFO: 9939f149aa9Spbrook if (s->do_cmd) { 994e5455b8cSMark Cave-Ayland esp_fifo_push(&s->cmdfifo, val); 9956ef2cabcSMark Cave-Ayland 9966ef2cabcSMark Cave-Ayland /* 9976ef2cabcSMark Cave-Ayland * If any unexpected message out/command phase data is 9986ef2cabcSMark Cave-Ayland * transferred using non-DMA, raise the interrupt 9996ef2cabcSMark Cave-Ayland */ 10006ef2cabcSMark Cave-Ayland if (s->rregs[ESP_CMD] == CMD_TI) { 10016ef2cabcSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 10026ef2cabcSMark Cave-Ayland esp_raise_irq(s); 10036ef2cabcSMark Cave-Ayland } 10042e5d83bbSpbrook } else { 1005e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 10062e5d83bbSpbrook } 10074f6200f0Sbellard break; 10085ad6bb97Sblueswir1 case ESP_CMD: 10094f6200f0Sbellard s->rregs[saddr] = val; 10105ad6bb97Sblueswir1 if (val & CMD_DMA) { 10114f6200f0Sbellard s->dma = 1; 10126787f5faSpbrook /* Reload DMA counter. */ 101396676c2fSMark Cave-Ayland if (esp_get_stc(s) == 0) { 101496676c2fSMark Cave-Ayland esp_set_tc(s, 0x10000); 101596676c2fSMark Cave-Ayland } else { 1016c04ed569SMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 101796676c2fSMark Cave-Ayland } 10184f6200f0Sbellard } else { 10194f6200f0Sbellard s->dma = 0; 10204f6200f0Sbellard } 10215ad6bb97Sblueswir1 switch (val & CMD_CMD) { 10225ad6bb97Sblueswir1 case CMD_NOP: 1023bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_nop(val); 10242f275b8fSbellard break; 10255ad6bb97Sblueswir1 case CMD_FLUSH: 1026bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_flush(val); 1027042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 10286f7e9aecSbellard break; 10295ad6bb97Sblueswir1 case CMD_RESET: 1030bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_reset(val); 1031a391fdbcSHervé Poussineau esp_soft_reset(s); 10326f7e9aecSbellard break; 10335ad6bb97Sblueswir1 case CMD_BUSRESET: 1034bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_bus_reset(val); 10355ad6bb97Sblueswir1 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1036cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1037c73f96fdSblueswir1 esp_raise_irq(s); 10389e61bde5Sbellard } 10392f275b8fSbellard break; 10405ad6bb97Sblueswir1 case CMD_TI: 10410097d3ecSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(val); 10422f275b8fSbellard handle_ti(s); 10432f275b8fSbellard break; 10445ad6bb97Sblueswir1 case CMD_ICCS: 1045bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_iccs(val); 10460fc5c15aSpbrook write_response(s); 1047cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10484bf5801dSblueswir1 s->rregs[ESP_RSTAT] |= STAT_MI; 10492f275b8fSbellard break; 10505ad6bb97Sblueswir1 case CMD_MSGACC: 1051bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_msgacc(val); 1052cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 10535ad6bb97Sblueswir1 s->rregs[ESP_RSEQ] = 0; 10544e2a68c1SArtyom Tarasenko s->rregs[ESP_RFLAGS] = 0; 10554e2a68c1SArtyom Tarasenko esp_raise_irq(s); 10566f7e9aecSbellard break; 10570fd0eb21SBlue Swirl case CMD_PAD: 1058bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_pad(val); 10590fd0eb21SBlue Swirl s->rregs[ESP_RSTAT] = STAT_TC; 1060cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 10610fd0eb21SBlue Swirl s->rregs[ESP_RSEQ] = 0; 10620fd0eb21SBlue Swirl break; 10635ad6bb97Sblueswir1 case CMD_SATN: 1064bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_satn(val); 10656f7e9aecSbellard break; 10666915bff1SHervé Poussineau case CMD_RSTATN: 10676915bff1SHervé Poussineau trace_esp_mem_writeb_cmd_rstatn(val); 10686915bff1SHervé Poussineau break; 10695e1e0a3bSBlue Swirl case CMD_SEL: 1070bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_sel(val); 1071f2818f22SArtyom Tarasenko handle_s_without_atn(s); 10725e1e0a3bSBlue Swirl break; 10735ad6bb97Sblueswir1 case CMD_SELATN: 1074bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatn(val); 10752f275b8fSbellard handle_satn(s); 10762f275b8fSbellard break; 10775ad6bb97Sblueswir1 case CMD_SELATNS: 1078bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_selatns(val); 10799f149aa9Spbrook handle_satn_stop(s); 10802f275b8fSbellard break; 10815ad6bb97Sblueswir1 case CMD_ENSEL: 1082bf4b9889SBlue Swirl trace_esp_mem_writeb_cmd_ensel(val); 1083e3926838Sblueswir1 s->rregs[ESP_RINTR] = 0; 108474ec6048Sblueswir1 break; 10856fe84c18SHervé Poussineau case CMD_DISSEL: 10866fe84c18SHervé Poussineau trace_esp_mem_writeb_cmd_dissel(val); 10876fe84c18SHervé Poussineau s->rregs[ESP_RINTR] = 0; 10886fe84c18SHervé Poussineau esp_raise_irq(s); 10896fe84c18SHervé Poussineau break; 10902f275b8fSbellard default: 10913af4e9aaSHervé Poussineau trace_esp_error_unhandled_command(val); 10926f7e9aecSbellard break; 10936f7e9aecSbellard } 10946f7e9aecSbellard break; 10955ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 10964f6200f0Sbellard break; 10975ad6bb97Sblueswir1 case ESP_CFG1: 10989ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 10999ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 11004f6200f0Sbellard s->rregs[saddr] = val; 11014f6200f0Sbellard break; 11025ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 11034f6200f0Sbellard break; 11046f7e9aecSbellard default: 11053af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 11068dea1dd4Sblueswir1 return; 11076f7e9aecSbellard } 11082f275b8fSbellard s->wregs[saddr] = val; 11096f7e9aecSbellard } 11106f7e9aecSbellard 1111a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 11128372d383SPeter Maydell unsigned size, bool is_write, 11138372d383SPeter Maydell MemTxAttrs attrs) 111467bb5314SAvi Kivity { 111567bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 111667bb5314SAvi Kivity } 11176f7e9aecSbellard 11186cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 11196cc88d6bSMark Cave-Ayland { 11206cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 11216cc88d6bSMark Cave-Ayland 11226cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11236cc88d6bSMark Cave-Ayland return version_id < 5; 11246cc88d6bSMark Cave-Ayland } 11256cc88d6bSMark Cave-Ayland 11264e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 11274e78f3bfSMark Cave-Ayland { 11284e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 11294e78f3bfSMark Cave-Ayland 11304e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 1131*0bcd5a18SMark Cave-Ayland return version_id >= 5; 11324e78f3bfSMark Cave-Ayland } 11334e78f3bfSMark Cave-Ayland 1134ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 11350bd005beSMark Cave-Ayland { 1136ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1137ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 11380bd005beSMark Cave-Ayland 11390bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11400bd005beSMark Cave-Ayland return 0; 11410bd005beSMark Cave-Ayland } 11420bd005beSMark Cave-Ayland 11430bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 11440bd005beSMark Cave-Ayland { 11450bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1146042879fcSMark Cave-Ayland int len, i; 11470bd005beSMark Cave-Ayland 11486cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 11496cc88d6bSMark Cave-Ayland 11506cc88d6bSMark Cave-Ayland if (version_id < 5) { 11516cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1152042879fcSMark Cave-Ayland 1153042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1154042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1155042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1156042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1157042879fcSMark Cave-Ayland } 1158023666daSMark Cave-Ayland 1159023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1160023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1161023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1162023666daSMark Cave-Ayland } 11636cc88d6bSMark Cave-Ayland } 11646cc88d6bSMark Cave-Ayland 11650bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 11660bd005beSMark Cave-Ayland return 0; 11670bd005beSMark Cave-Ayland } 11680bd005beSMark Cave-Ayland 11699c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1170cc9952f3SBlue Swirl .name = "esp", 11710bd005beSMark Cave-Ayland .version_id = 5, 1172cc9952f3SBlue Swirl .minimum_version_id = 3, 11730bd005beSMark Cave-Ayland .post_load = esp_post_load, 1174cc9952f3SBlue Swirl .fields = (VMStateField[]) { 1175cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1176cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1177cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1178042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1179042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1180042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 11813944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 11824aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 11834aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 11844aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 11854aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1186cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1187023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1188023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1189023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1190023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1191023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1192023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1193cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 11946cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 11954e78f3bfSMark Cave-Ayland VMSTATE_BOOL_TEST(data_in_ready, ESPState, esp_is_version_5), 1196023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1197042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1198023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 11991b9e48a5SMark Cave-Ayland VMSTATE_UINT8_TEST(ti_cmd, ESPState, esp_is_version_5), 1200cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 120174d71ea1SLaurent Vivier }, 1202cc9952f3SBlue Swirl }; 12036f7e9aecSbellard 1204a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1205a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1206a391fdbcSHervé Poussineau { 1207a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1208eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1209a391fdbcSHervé Poussineau uint32_t saddr; 1210a391fdbcSHervé Poussineau 1211a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1212eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1213a391fdbcSHervé Poussineau } 1214a391fdbcSHervé Poussineau 1215a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1216a391fdbcSHervé Poussineau unsigned int size) 1217a391fdbcSHervé Poussineau { 1218a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1219eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1220a391fdbcSHervé Poussineau uint32_t saddr; 1221a391fdbcSHervé Poussineau 1222a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1223eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1224a391fdbcSHervé Poussineau } 1225a391fdbcSHervé Poussineau 1226a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1227a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1228a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1229a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1230a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1231a391fdbcSHervé Poussineau }; 1232a391fdbcSHervé Poussineau 123374d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 123474d71ea1SLaurent Vivier uint64_t val, unsigned int size) 123574d71ea1SLaurent Vivier { 123674d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1237eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 123874d71ea1SLaurent Vivier 1239960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1240960ebfd9SMark Cave-Ayland 124174d71ea1SLaurent Vivier switch (size) { 124274d71ea1SLaurent Vivier case 1: 1243761bef75SMark Cave-Ayland esp_pdma_write(s, val); 124474d71ea1SLaurent Vivier break; 124574d71ea1SLaurent Vivier case 2: 1246761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1247761bef75SMark Cave-Ayland esp_pdma_write(s, val); 124874d71ea1SLaurent Vivier break; 124974d71ea1SLaurent Vivier } 125074d71ea1SLaurent Vivier s->pdma_cb(s); 125174d71ea1SLaurent Vivier } 125274d71ea1SLaurent Vivier 125374d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 125474d71ea1SLaurent Vivier unsigned int size) 125574d71ea1SLaurent Vivier { 125674d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1257eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 125874d71ea1SLaurent Vivier uint64_t val = 0; 125974d71ea1SLaurent Vivier 1260960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1261960ebfd9SMark Cave-Ayland 126274d71ea1SLaurent Vivier switch (size) { 126374d71ea1SLaurent Vivier case 1: 1264761bef75SMark Cave-Ayland val = esp_pdma_read(s); 126574d71ea1SLaurent Vivier break; 126674d71ea1SLaurent Vivier case 2: 1267761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1268761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 126974d71ea1SLaurent Vivier break; 127074d71ea1SLaurent Vivier } 12717aa6baeeSMark Cave-Ayland if (fifo8_num_used(&s->fifo) < 2) { 127274d71ea1SLaurent Vivier s->pdma_cb(s); 127374d71ea1SLaurent Vivier } 127474d71ea1SLaurent Vivier return val; 127574d71ea1SLaurent Vivier } 127674d71ea1SLaurent Vivier 127774d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 127874d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 127974d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 128074d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 128174d71ea1SLaurent Vivier .valid.min_access_size = 1, 1282cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1283cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1284cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 128574d71ea1SLaurent Vivier }; 128674d71ea1SLaurent Vivier 1287afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1288afd4030cSPaolo Bonzini .tcq = false, 12897e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 12907e0380b9SPaolo Bonzini .max_lun = 7, 1291afd4030cSPaolo Bonzini 1292c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 129394d3f98aSPaolo Bonzini .complete = esp_command_complete, 129494d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1295cfdc1bb0SPaolo Bonzini }; 1296cfdc1bb0SPaolo Bonzini 1297a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1298cfb9de9cSPaul Brook { 129984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1300eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1301a391fdbcSHervé Poussineau 1302a391fdbcSHervé Poussineau switch (irq) { 1303a391fdbcSHervé Poussineau case 0: 1304a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1305a391fdbcSHervé Poussineau break; 1306a391fdbcSHervé Poussineau case 1: 1307a391fdbcSHervé Poussineau esp_dma_enable(opaque, irq, level); 1308a391fdbcSHervé Poussineau break; 1309a391fdbcSHervé Poussineau } 1310a391fdbcSHervé Poussineau } 1311a391fdbcSHervé Poussineau 1312b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1313a391fdbcSHervé Poussineau { 1314b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 131584fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1316eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1317eb169c76SMark Cave-Ayland 1318eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1319eb169c76SMark Cave-Ayland return; 1320eb169c76SMark Cave-Ayland } 13216f7e9aecSbellard 1322b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 132374d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1324a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 13256f7e9aecSbellard 1326d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 132729776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 132874d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1329b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 133074d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1331cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 133274d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 13336f7e9aecSbellard 1334b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 13352d069babSblueswir1 1336b1187b51SAndreas Färber scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); 133767e999beSbellard } 1338cfb9de9cSPaul Brook 1339a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1340a391fdbcSHervé Poussineau { 134184fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1342eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1343eb169c76SMark Cave-Ayland 1344eb169c76SMark Cave-Ayland esp_hard_reset(s); 1345eb169c76SMark Cave-Ayland } 1346eb169c76SMark Cave-Ayland 1347eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1348eb169c76SMark Cave-Ayland { 1349eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1350eb169c76SMark Cave-Ayland 1351eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1352a391fdbcSHervé Poussineau } 1353a391fdbcSHervé Poussineau 1354a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1355a391fdbcSHervé Poussineau .name = "sysbusespscsi", 13560bd005beSMark Cave-Ayland .version_id = 2, 1357ea84a442SGuenter Roeck .minimum_version_id = 1, 1358ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 1359a391fdbcSHervé Poussineau .fields = (VMStateField[]) { 13600bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1361a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1362a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1363a391fdbcSHervé Poussineau } 1364999e12bbSAnthony Liguori }; 1365999e12bbSAnthony Liguori 1366a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1367999e12bbSAnthony Liguori { 136839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1369999e12bbSAnthony Liguori 1370b09318caSHu Tao dc->realize = sysbus_esp_realize; 1371a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1372a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1373125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 137463235df8SBlue Swirl } 1375999e12bbSAnthony Liguori 13761f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 137784fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 137839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1379eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1380a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1381a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 138263235df8SBlue Swirl }; 138363235df8SBlue Swirl 1384042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1385042879fcSMark Cave-Ayland { 1386042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1387042879fcSMark Cave-Ayland 1388042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1389023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1390042879fcSMark Cave-Ayland } 1391042879fcSMark Cave-Ayland 1392042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1393042879fcSMark Cave-Ayland { 1394042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1395042879fcSMark Cave-Ayland 1396042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1397023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1398042879fcSMark Cave-Ayland } 1399042879fcSMark Cave-Ayland 1400eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1401eb169c76SMark Cave-Ayland { 1402eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1403eb169c76SMark Cave-Ayland 1404eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1405eb169c76SMark Cave-Ayland dc->user_creatable = false; 1406eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1407eb169c76SMark Cave-Ayland } 1408eb169c76SMark Cave-Ayland 1409eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1410eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1411eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1412042879fcSMark Cave-Ayland .instance_init = esp_init, 1413042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1414eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1415eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1416eb169c76SMark Cave-Ayland }; 1417eb169c76SMark Cave-Ayland 141883f7d43aSAndreas Färber static void esp_register_types(void) 1419cfb9de9cSPaul Brook { 1420a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1421eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1422cfb9de9cSPaul Brook } 1423cfb9de9cSPaul Brook 142483f7d43aSAndreas Färber type_init(esp_register_types) 1425