xref: /qemu/hw/scsi/esp.c (revision 0b8fa32f551e863bb548a11394239239270dd3dc)
16f7e9aecSbellard /*
267e999beSbellard  * QEMU ESP/NCR53C9x emulation
36f7e9aecSbellard  *
44e9aec74Spbrook  * Copyright (c) 2005-2006 Fabrice Bellard
5fabaaf1dSHervé Poussineau  * Copyright (c) 2012 Herve Poussineau
66f7e9aecSbellard  *
76f7e9aecSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
86f7e9aecSbellard  * of this software and associated documentation files (the "Software"), to deal
96f7e9aecSbellard  * in the Software without restriction, including without limitation the rights
106f7e9aecSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
116f7e9aecSbellard  * copies of the Software, and to permit persons to whom the Software is
126f7e9aecSbellard  * furnished to do so, subject to the following conditions:
136f7e9aecSbellard  *
146f7e9aecSbellard  * The above copyright notice and this permission notice shall be included in
156f7e9aecSbellard  * all copies or substantial portions of the Software.
166f7e9aecSbellard  *
176f7e9aecSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
186f7e9aecSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
196f7e9aecSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
206f7e9aecSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
216f7e9aecSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
226f7e9aecSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
236f7e9aecSbellard  * THE SOFTWARE.
246f7e9aecSbellard  */
255d20fa6bSblueswir1 
26a4ab4792SPeter Maydell #include "qemu/osdep.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
280d09e41aSPaolo Bonzini #include "hw/scsi/esp.h"
29bf4b9889SBlue Swirl #include "trace.h"
301de7afc9SPaolo Bonzini #include "qemu/log.h"
31*0b8fa32fSMarkus Armbruster #include "qemu/module.h"
326f7e9aecSbellard 
3367e999beSbellard /*
345ad6bb97Sblueswir1  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
355ad6bb97Sblueswir1  * also produced as NCR89C100. See
3667e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
3767e999beSbellard  * and
3867e999beSbellard  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
3967e999beSbellard  */
4067e999beSbellard 
41c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s)
42c73f96fdSblueswir1 {
43c73f96fdSblueswir1     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
44c73f96fdSblueswir1         s->rregs[ESP_RSTAT] |= STAT_INT;
45c73f96fdSblueswir1         qemu_irq_raise(s->irq);
46bf4b9889SBlue Swirl         trace_esp_raise_irq();
47c73f96fdSblueswir1     }
48c73f96fdSblueswir1 }
49c73f96fdSblueswir1 
50c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s)
51c73f96fdSblueswir1 {
52c73f96fdSblueswir1     if (s->rregs[ESP_RSTAT] & STAT_INT) {
53c73f96fdSblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_INT;
54c73f96fdSblueswir1         qemu_irq_lower(s->irq);
55bf4b9889SBlue Swirl         trace_esp_lower_irq();
56c73f96fdSblueswir1     }
57c73f96fdSblueswir1 }
58c73f96fdSblueswir1 
599c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level)
6073d74342SBlue Swirl {
6173d74342SBlue Swirl     if (level) {
6273d74342SBlue Swirl         s->dma_enabled = 1;
63bf4b9889SBlue Swirl         trace_esp_dma_enable();
6473d74342SBlue Swirl         if (s->dma_cb) {
6573d74342SBlue Swirl             s->dma_cb(s);
6673d74342SBlue Swirl             s->dma_cb = NULL;
6773d74342SBlue Swirl         }
6873d74342SBlue Swirl     } else {
69bf4b9889SBlue Swirl         trace_esp_dma_disable();
7073d74342SBlue Swirl         s->dma_enabled = 0;
7173d74342SBlue Swirl     }
7273d74342SBlue Swirl }
7373d74342SBlue Swirl 
749c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req)
7594d3f98aSPaolo Bonzini {
76e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
7794d3f98aSPaolo Bonzini 
7894d3f98aSPaolo Bonzini     if (req == s->current_req) {
7994d3f98aSPaolo Bonzini         scsi_req_unref(s->current_req);
8094d3f98aSPaolo Bonzini         s->current_req = NULL;
8194d3f98aSPaolo Bonzini         s->current_dev = NULL;
8294d3f98aSPaolo Bonzini     }
8394d3f98aSPaolo Bonzini }
8494d3f98aSPaolo Bonzini 
856c1fef6bSPrasad J Pandit static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen)
862f275b8fSbellard {
87a917d384Spbrook     uint32_t dmalen;
882f275b8fSbellard     int target;
892f275b8fSbellard 
908dea1dd4Sblueswir1     target = s->wregs[ESP_WBUSID] & BUSID_DID;
914f6200f0Sbellard     if (s->dma) {
929ea73f8bSPaolo Bonzini         dmalen = s->rregs[ESP_TCLO];
939ea73f8bSPaolo Bonzini         dmalen |= s->rregs[ESP_TCMID] << 8;
949ea73f8bSPaolo Bonzini         dmalen |= s->rregs[ESP_TCHI] << 16;
956c1fef6bSPrasad J Pandit         if (dmalen > buflen) {
966c1fef6bSPrasad J Pandit             return 0;
976c1fef6bSPrasad J Pandit         }
988b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, buf, dmalen);
994f6200f0Sbellard     } else {
100fc4d65daSblueswir1         dmalen = s->ti_size;
101d3cdc491SPrasad J Pandit         if (dmalen > TI_BUFSZ) {
102d3cdc491SPrasad J Pandit             return 0;
103d3cdc491SPrasad J Pandit         }
104fc4d65daSblueswir1         memcpy(buf, s->ti_buf, dmalen);
10575ef8496SHervé Poussineau         buf[0] = buf[2] >> 5;
1064f6200f0Sbellard     }
107bf4b9889SBlue Swirl     trace_esp_get_cmd(dmalen, target);
1082e5d83bbSpbrook 
1092f275b8fSbellard     s->ti_size = 0;
1104f6200f0Sbellard     s->ti_rptr = 0;
1114f6200f0Sbellard     s->ti_wptr = 0;
1122f275b8fSbellard 
113429bef69SHervé Poussineau     if (s->current_req) {
114a917d384Spbrook         /* Started a new command before the old one finished.  Cancel it.  */
11594d3f98aSPaolo Bonzini         scsi_req_cancel(s->current_req);
116a917d384Spbrook         s->async_len = 0;
117a917d384Spbrook     }
118a917d384Spbrook 
1190d3545e7SPaolo Bonzini     s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
120f48a7a6eSPaolo Bonzini     if (!s->current_dev) {
1212e5d83bbSpbrook         // No such drive
122c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = 0;
1235ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_DC;
1245ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_0;
125c73f96fdSblueswir1         esp_raise_irq(s);
1269f149aa9Spbrook         return 0;
1272f275b8fSbellard     }
1289f149aa9Spbrook     return dmalen;
1299f149aa9Spbrook }
1309f149aa9Spbrook 
131f2818f22SArtyom Tarasenko static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
1329f149aa9Spbrook {
1339f149aa9Spbrook     int32_t datalen;
1349f149aa9Spbrook     int lun;
135f48a7a6eSPaolo Bonzini     SCSIDevice *current_lun;
1369f149aa9Spbrook 
137bf4b9889SBlue Swirl     trace_esp_do_busid_cmd(busid);
138f2818f22SArtyom Tarasenko     lun = busid & 7;
1390d3545e7SPaolo Bonzini     current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
140e6810db8SHervé Poussineau     s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
141c39ce112SPaolo Bonzini     datalen = scsi_req_enqueue(s->current_req);
14267e999beSbellard     s->ti_size = datalen;
14367e999beSbellard     if (datalen != 0) {
144c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC;
145a917d384Spbrook         s->dma_left = 0;
1466787f5faSpbrook         s->dma_counter = 0;
1472e5d83bbSpbrook         if (datalen > 0) {
1485ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DI;
1494f6200f0Sbellard         } else {
1505ad6bb97Sblueswir1             s->rregs[ESP_RSTAT] |= STAT_DO;
1514f6200f0Sbellard         }
152ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
1534e9aec74Spbrook     }
1545ad6bb97Sblueswir1     s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
1555ad6bb97Sblueswir1     s->rregs[ESP_RSEQ] = SEQ_CD;
156c73f96fdSblueswir1     esp_raise_irq(s);
1572f275b8fSbellard }
1582f275b8fSbellard 
159f2818f22SArtyom Tarasenko static void do_cmd(ESPState *s, uint8_t *buf)
160f2818f22SArtyom Tarasenko {
161f2818f22SArtyom Tarasenko     uint8_t busid = buf[0];
162f2818f22SArtyom Tarasenko 
163f2818f22SArtyom Tarasenko     do_busid_cmd(s, &buf[1], busid);
164f2818f22SArtyom Tarasenko }
165f2818f22SArtyom Tarasenko 
1669f149aa9Spbrook static void handle_satn(ESPState *s)
1679f149aa9Spbrook {
1689f149aa9Spbrook     uint8_t buf[32];
1699f149aa9Spbrook     int len;
1709f149aa9Spbrook 
1711b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
17273d74342SBlue Swirl         s->dma_cb = handle_satn;
17373d74342SBlue Swirl         return;
17473d74342SBlue Swirl     }
1756c1fef6bSPrasad J Pandit     len = get_cmd(s, buf, sizeof(buf));
1769f149aa9Spbrook     if (len)
1779f149aa9Spbrook         do_cmd(s, buf);
1789f149aa9Spbrook }
1799f149aa9Spbrook 
180f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s)
181f2818f22SArtyom Tarasenko {
182f2818f22SArtyom Tarasenko     uint8_t buf[32];
183f2818f22SArtyom Tarasenko     int len;
184f2818f22SArtyom Tarasenko 
1851b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
18673d74342SBlue Swirl         s->dma_cb = handle_s_without_atn;
18773d74342SBlue Swirl         return;
18873d74342SBlue Swirl     }
1896c1fef6bSPrasad J Pandit     len = get_cmd(s, buf, sizeof(buf));
190f2818f22SArtyom Tarasenko     if (len) {
191f2818f22SArtyom Tarasenko         do_busid_cmd(s, buf, 0);
192f2818f22SArtyom Tarasenko     }
193f2818f22SArtyom Tarasenko }
194f2818f22SArtyom Tarasenko 
1959f149aa9Spbrook static void handle_satn_stop(ESPState *s)
1969f149aa9Spbrook {
1971b26eaa1SHervé Poussineau     if (s->dma && !s->dma_enabled) {
19873d74342SBlue Swirl         s->dma_cb = handle_satn_stop;
19973d74342SBlue Swirl         return;
20073d74342SBlue Swirl     }
2016c1fef6bSPrasad J Pandit     s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf));
2029f149aa9Spbrook     if (s->cmdlen) {
203bf4b9889SBlue Swirl         trace_esp_handle_satn_stop(s->cmdlen);
2049f149aa9Spbrook         s->do_cmd = 1;
205c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
2065ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
2075ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_CD;
208c73f96fdSblueswir1         esp_raise_irq(s);
2099f149aa9Spbrook     }
2109f149aa9Spbrook }
2119f149aa9Spbrook 
2120fc5c15aSpbrook static void write_response(ESPState *s)
2132f275b8fSbellard {
214bf4b9889SBlue Swirl     trace_esp_write_response(s->status);
2153944966dSPaolo Bonzini     s->ti_buf[0] = s->status;
2160fc5c15aSpbrook     s->ti_buf[1] = 0;
2174f6200f0Sbellard     if (s->dma) {
2188b17de88Sblueswir1         s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
219c73f96fdSblueswir1         s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
2205ad6bb97Sblueswir1         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
2215ad6bb97Sblueswir1         s->rregs[ESP_RSEQ] = SEQ_CD;
2224f6200f0Sbellard     } else {
2230fc5c15aSpbrook         s->ti_size = 2;
2244f6200f0Sbellard         s->ti_rptr = 0;
225d020aa50SPaolo Bonzini         s->ti_wptr = 2;
2265ad6bb97Sblueswir1         s->rregs[ESP_RFLAGS] = 2;
2274f6200f0Sbellard     }
228c73f96fdSblueswir1     esp_raise_irq(s);
2292f275b8fSbellard }
2304f6200f0Sbellard 
231a917d384Spbrook static void esp_dma_done(ESPState *s)
2324d611c9aSpbrook {
233c73f96fdSblueswir1     s->rregs[ESP_RSTAT] |= STAT_TC;
2345ad6bb97Sblueswir1     s->rregs[ESP_RINTR] = INTR_BS;
2355ad6bb97Sblueswir1     s->rregs[ESP_RSEQ] = 0;
2365ad6bb97Sblueswir1     s->rregs[ESP_RFLAGS] = 0;
2375ad6bb97Sblueswir1     s->rregs[ESP_TCLO] = 0;
2385ad6bb97Sblueswir1     s->rregs[ESP_TCMID] = 0;
2399ea73f8bSPaolo Bonzini     s->rregs[ESP_TCHI] = 0;
240c73f96fdSblueswir1     esp_raise_irq(s);
2414d611c9aSpbrook }
242a917d384Spbrook 
243a917d384Spbrook static void esp_do_dma(ESPState *s)
244a917d384Spbrook {
24567e999beSbellard     uint32_t len;
246a917d384Spbrook     int to_device;
247a917d384Spbrook 
248a917d384Spbrook     len = s->dma_left;
249a917d384Spbrook     if (s->do_cmd) {
250bf4b9889SBlue Swirl         trace_esp_do_dma(s->cmdlen, len);
251926cde5fSPrasad J Pandit         assert (s->cmdlen <= sizeof(s->cmdbuf) &&
252926cde5fSPrasad J Pandit                 len <= sizeof(s->cmdbuf) - s->cmdlen);
2538b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
254a917d384Spbrook         return;
255a917d384Spbrook     }
256a917d384Spbrook     if (s->async_len == 0) {
257a917d384Spbrook         /* Defer until data is available.  */
258a917d384Spbrook         return;
259a917d384Spbrook     }
260a917d384Spbrook     if (len > s->async_len) {
261a917d384Spbrook         len = s->async_len;
262a917d384Spbrook     }
2637f0b6e11SPaolo Bonzini     to_device = (s->ti_size < 0);
264a917d384Spbrook     if (to_device) {
2658b17de88Sblueswir1         s->dma_memory_read(s->dma_opaque, s->async_buf, len);
266a917d384Spbrook     } else {
2678b17de88Sblueswir1         s->dma_memory_write(s->dma_opaque, s->async_buf, len);
268a917d384Spbrook     }
269a917d384Spbrook     s->dma_left -= len;
270a917d384Spbrook     s->async_buf += len;
271a917d384Spbrook     s->async_len -= len;
2726787f5faSpbrook     if (to_device)
2736787f5faSpbrook         s->ti_size += len;
2746787f5faSpbrook     else
2756787f5faSpbrook         s->ti_size -= len;
276a917d384Spbrook     if (s->async_len == 0) {
277ad3376ccSPaolo Bonzini         scsi_req_continue(s->current_req);
2786787f5faSpbrook         /* If there is still data to be read from the device then
2798dea1dd4Sblueswir1            complete the DMA operation immediately.  Otherwise defer
2806787f5faSpbrook            until the scsi layer has completed.  */
281ad3376ccSPaolo Bonzini         if (to_device || s->dma_left != 0 || s->ti_size == 0) {
282ad3376ccSPaolo Bonzini             return;
283a917d384Spbrook         }
284a917d384Spbrook     }
285ad3376ccSPaolo Bonzini 
2866787f5faSpbrook     /* Partially filled a scsi buffer. Complete immediately.  */
287a917d384Spbrook     esp_dma_done(s);
288a917d384Spbrook }
289a917d384Spbrook 
290ea84a442SGuenter Roeck static void esp_report_command_complete(ESPState *s, uint32_t status)
291a917d384Spbrook {
292bf4b9889SBlue Swirl     trace_esp_command_complete();
293c6df7102SPaolo Bonzini     if (s->ti_size != 0) {
294bf4b9889SBlue Swirl         trace_esp_command_complete_unexpected();
295c6df7102SPaolo Bonzini     }
296a917d384Spbrook     s->ti_size = 0;
297a917d384Spbrook     s->dma_left = 0;
298a917d384Spbrook     s->async_len = 0;
299aba1f023SPaolo Bonzini     if (status) {
300bf4b9889SBlue Swirl         trace_esp_command_complete_fail();
301c6df7102SPaolo Bonzini     }
302aba1f023SPaolo Bonzini     s->status = status;
3035ad6bb97Sblueswir1     s->rregs[ESP_RSTAT] = STAT_ST;
304a917d384Spbrook     esp_dma_done(s);
3055c6c0e51SHannes Reinecke     if (s->current_req) {
3065c6c0e51SHannes Reinecke         scsi_req_unref(s->current_req);
3075c6c0e51SHannes Reinecke         s->current_req = NULL;
308a917d384Spbrook         s->current_dev = NULL;
3095c6c0e51SHannes Reinecke     }
310c6df7102SPaolo Bonzini }
311c6df7102SPaolo Bonzini 
312ea84a442SGuenter Roeck void esp_command_complete(SCSIRequest *req, uint32_t status,
313ea84a442SGuenter Roeck                           size_t resid)
314ea84a442SGuenter Roeck {
315ea84a442SGuenter Roeck     ESPState *s = req->hba_private;
316ea84a442SGuenter Roeck 
317ea84a442SGuenter Roeck     if (s->rregs[ESP_RSTAT] & STAT_INT) {
318ea84a442SGuenter Roeck         /* Defer handling command complete until the previous
319ea84a442SGuenter Roeck          * interrupt has been handled.
320ea84a442SGuenter Roeck          */
321ea84a442SGuenter Roeck         trace_esp_command_complete_deferred();
322ea84a442SGuenter Roeck         s->deferred_status = status;
323ea84a442SGuenter Roeck         s->deferred_complete = true;
324ea84a442SGuenter Roeck         return;
325ea84a442SGuenter Roeck     }
326ea84a442SGuenter Roeck     esp_report_command_complete(s, status);
327ea84a442SGuenter Roeck }
328ea84a442SGuenter Roeck 
3299c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len)
330c6df7102SPaolo Bonzini {
331e6810db8SHervé Poussineau     ESPState *s = req->hba_private;
332c6df7102SPaolo Bonzini 
3337f0b6e11SPaolo Bonzini     assert(!s->do_cmd);
334bf4b9889SBlue Swirl     trace_esp_transfer_data(s->dma_left, s->ti_size);
335aba1f023SPaolo Bonzini     s->async_len = len;
3360c34459bSPaolo Bonzini     s->async_buf = scsi_req_get_buf(req);
3376787f5faSpbrook     if (s->dma_left) {
338a917d384Spbrook         esp_do_dma(s);
3396787f5faSpbrook     } else if (s->dma_counter != 0 && s->ti_size <= 0) {
3406787f5faSpbrook         /* If this was the last part of a DMA transfer then the
3416787f5faSpbrook            completion interrupt is deferred to here.  */
3426787f5faSpbrook         esp_dma_done(s);
3436787f5faSpbrook     }
344a917d384Spbrook }
3452e5d83bbSpbrook 
3462f275b8fSbellard static void handle_ti(ESPState *s)
3472f275b8fSbellard {
3484d611c9aSpbrook     uint32_t dmalen, minlen;
3492f275b8fSbellard 
3507246e160SHervé Poussineau     if (s->dma && !s->dma_enabled) {
3517246e160SHervé Poussineau         s->dma_cb = handle_ti;
3527246e160SHervé Poussineau         return;
3537246e160SHervé Poussineau     }
3547246e160SHervé Poussineau 
3559ea73f8bSPaolo Bonzini     dmalen = s->rregs[ESP_TCLO];
3569ea73f8bSPaolo Bonzini     dmalen |= s->rregs[ESP_TCMID] << 8;
3579ea73f8bSPaolo Bonzini     dmalen |= s->rregs[ESP_TCHI] << 16;
358db59203dSpbrook     if (dmalen==0) {
359db59203dSpbrook       dmalen=0x10000;
360db59203dSpbrook     }
3616787f5faSpbrook     s->dma_counter = dmalen;
362db59203dSpbrook 
3639f149aa9Spbrook     if (s->do_cmd)
364926cde5fSPrasad J Pandit         minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ;
36567e999beSbellard     else if (s->ti_size < 0)
36667e999beSbellard         minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
3679f149aa9Spbrook     else
368db59203dSpbrook         minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
369bf4b9889SBlue Swirl     trace_esp_handle_ti(minlen);
3704f6200f0Sbellard     if (s->dma) {
3714d611c9aSpbrook         s->dma_left = minlen;
3725ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
3734d611c9aSpbrook         esp_do_dma(s);
3747f0b6e11SPaolo Bonzini     }
3757f0b6e11SPaolo Bonzini     if (s->do_cmd) {
376bf4b9889SBlue Swirl         trace_esp_handle_ti_cmd(s->cmdlen);
3779f149aa9Spbrook         s->ti_size = 0;
3789f149aa9Spbrook         s->cmdlen = 0;
3799f149aa9Spbrook         s->do_cmd = 0;
3809f149aa9Spbrook         do_cmd(s, s->cmdbuf);
3814f6200f0Sbellard     }
3822f275b8fSbellard }
3832f275b8fSbellard 
3849c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s)
3856f7e9aecSbellard {
3865aca8c3bSblueswir1     memset(s->rregs, 0, ESP_REGS);
3875aca8c3bSblueswir1     memset(s->wregs, 0, ESP_REGS);
388c9cf45c1SHannes Reinecke     s->tchi_written = 0;
3894e9aec74Spbrook     s->ti_size = 0;
3904e9aec74Spbrook     s->ti_rptr = 0;
3914e9aec74Spbrook     s->ti_wptr = 0;
3924e9aec74Spbrook     s->dma = 0;
3939f149aa9Spbrook     s->do_cmd = 0;
39473d74342SBlue Swirl     s->dma_cb = NULL;
3958dea1dd4Sblueswir1 
3968dea1dd4Sblueswir1     s->rregs[ESP_CFG1] = 7;
3976f7e9aecSbellard }
3986f7e9aecSbellard 
399a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s)
40085948643SBlue Swirl {
40185948643SBlue Swirl     qemu_irq_lower(s->irq);
402a391fdbcSHervé Poussineau     esp_hard_reset(s);
40385948643SBlue Swirl }
40485948643SBlue Swirl 
405a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level)
4062d069babSblueswir1 {
40785948643SBlue Swirl     if (level) {
408a391fdbcSHervé Poussineau         esp_soft_reset(s);
40985948643SBlue Swirl     }
4102d069babSblueswir1 }
4112d069babSblueswir1 
4129c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
41373d74342SBlue Swirl {
414a391fdbcSHervé Poussineau     uint32_t old_val;
41573d74342SBlue Swirl 
416bf4b9889SBlue Swirl     trace_esp_mem_readb(saddr, s->rregs[saddr]);
4176f7e9aecSbellard     switch (saddr) {
4185ad6bb97Sblueswir1     case ESP_FIFO:
4195ad6bb97Sblueswir1         if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
4208dea1dd4Sblueswir1             /* Data out.  */
421ff589551SPrasad J Pandit             qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
4225ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = 0;
423ff589551SPrasad J Pandit         } else if (s->ti_rptr < s->ti_wptr) {
424ff589551SPrasad J Pandit             s->ti_size--;
4255ad6bb97Sblueswir1             s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
4264f6200f0Sbellard         }
427ff589551SPrasad J Pandit         if (s->ti_rptr == s->ti_wptr) {
4284f6200f0Sbellard             s->ti_rptr = 0;
4294f6200f0Sbellard             s->ti_wptr = 0;
4304f6200f0Sbellard         }
4314f6200f0Sbellard         break;
4325ad6bb97Sblueswir1     case ESP_RINTR:
4332814df28SBlue Swirl         /* Clear sequence step, interrupt register and all status bits
4342814df28SBlue Swirl            except TC */
4352814df28SBlue Swirl         old_val = s->rregs[ESP_RINTR];
4362814df28SBlue Swirl         s->rregs[ESP_RINTR] = 0;
4372814df28SBlue Swirl         s->rregs[ESP_RSTAT] &= ~STAT_TC;
4382814df28SBlue Swirl         s->rregs[ESP_RSEQ] = SEQ_CD;
439c73f96fdSblueswir1         esp_lower_irq(s);
440ea84a442SGuenter Roeck         if (s->deferred_complete) {
441ea84a442SGuenter Roeck             esp_report_command_complete(s, s->deferred_status);
442ea84a442SGuenter Roeck             s->deferred_complete = false;
443ea84a442SGuenter Roeck         }
4442814df28SBlue Swirl         return old_val;
445c9cf45c1SHannes Reinecke     case ESP_TCHI:
446c9cf45c1SHannes Reinecke         /* Return the unique id if the value has never been written */
447c9cf45c1SHannes Reinecke         if (!s->tchi_written) {
448c9cf45c1SHannes Reinecke             return s->chip_id;
449c9cf45c1SHannes Reinecke         }
4506f7e9aecSbellard     default:
4516f7e9aecSbellard         break;
4526f7e9aecSbellard     }
4532f275b8fSbellard     return s->rregs[saddr];
4546f7e9aecSbellard }
4556f7e9aecSbellard 
4569c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
4576f7e9aecSbellard {
458bf4b9889SBlue Swirl     trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
4596f7e9aecSbellard     switch (saddr) {
460c9cf45c1SHannes Reinecke     case ESP_TCHI:
461c9cf45c1SHannes Reinecke         s->tchi_written = true;
462c9cf45c1SHannes Reinecke         /* fall through */
4635ad6bb97Sblueswir1     case ESP_TCLO:
4645ad6bb97Sblueswir1     case ESP_TCMID:
4655ad6bb97Sblueswir1         s->rregs[ESP_RSTAT] &= ~STAT_TC;
4664f6200f0Sbellard         break;
4675ad6bb97Sblueswir1     case ESP_FIFO:
4689f149aa9Spbrook         if (s->do_cmd) {
469926cde5fSPrasad J Pandit             if (s->cmdlen < ESP_CMDBUF_SZ) {
4709f149aa9Spbrook                 s->cmdbuf[s->cmdlen++] = val & 0xff;
471c98c6c10SPrasad J Pandit             } else {
472c98c6c10SPrasad J Pandit                 trace_esp_error_fifo_overrun();
473c98c6c10SPrasad J Pandit             }
474ff589551SPrasad J Pandit         } else if (s->ti_wptr == TI_BUFSZ - 1) {
4753af4e9aaSHervé Poussineau             trace_esp_error_fifo_overrun();
4762e5d83bbSpbrook         } else {
4774f6200f0Sbellard             s->ti_size++;
4784f6200f0Sbellard             s->ti_buf[s->ti_wptr++] = val & 0xff;
4792e5d83bbSpbrook         }
4804f6200f0Sbellard         break;
4815ad6bb97Sblueswir1     case ESP_CMD:
4824f6200f0Sbellard         s->rregs[saddr] = val;
4835ad6bb97Sblueswir1         if (val & CMD_DMA) {
4844f6200f0Sbellard             s->dma = 1;
4856787f5faSpbrook             /* Reload DMA counter.  */
4865ad6bb97Sblueswir1             s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
4875ad6bb97Sblueswir1             s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
4889ea73f8bSPaolo Bonzini             s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI];
4894f6200f0Sbellard         } else {
4904f6200f0Sbellard             s->dma = 0;
4914f6200f0Sbellard         }
4925ad6bb97Sblueswir1         switch(val & CMD_CMD) {
4935ad6bb97Sblueswir1         case CMD_NOP:
494bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_nop(val);
4952f275b8fSbellard             break;
4965ad6bb97Sblueswir1         case CMD_FLUSH:
497bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_flush(val);
4989e61bde5Sbellard             //s->ti_size = 0;
4995ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_FC;
5005ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
501a214c598Sblueswir1             s->rregs[ESP_RFLAGS] = 0;
5026f7e9aecSbellard             break;
5035ad6bb97Sblueswir1         case CMD_RESET:
504bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_reset(val);
505a391fdbcSHervé Poussineau             esp_soft_reset(s);
5066f7e9aecSbellard             break;
5075ad6bb97Sblueswir1         case CMD_BUSRESET:
508bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_bus_reset(val);
5095ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_RST;
5105ad6bb97Sblueswir1             if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
511c73f96fdSblueswir1                 esp_raise_irq(s);
5129e61bde5Sbellard             }
5132f275b8fSbellard             break;
5145ad6bb97Sblueswir1         case CMD_TI:
5152f275b8fSbellard             handle_ti(s);
5162f275b8fSbellard             break;
5175ad6bb97Sblueswir1         case CMD_ICCS:
518bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_iccs(val);
5190fc5c15aSpbrook             write_response(s);
5204bf5801dSblueswir1             s->rregs[ESP_RINTR] = INTR_FC;
5214bf5801dSblueswir1             s->rregs[ESP_RSTAT] |= STAT_MI;
5222f275b8fSbellard             break;
5235ad6bb97Sblueswir1         case CMD_MSGACC:
524bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_msgacc(val);
5255ad6bb97Sblueswir1             s->rregs[ESP_RINTR] = INTR_DC;
5265ad6bb97Sblueswir1             s->rregs[ESP_RSEQ] = 0;
5274e2a68c1SArtyom Tarasenko             s->rregs[ESP_RFLAGS] = 0;
5284e2a68c1SArtyom Tarasenko             esp_raise_irq(s);
5296f7e9aecSbellard             break;
5300fd0eb21SBlue Swirl         case CMD_PAD:
531bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_pad(val);
5320fd0eb21SBlue Swirl             s->rregs[ESP_RSTAT] = STAT_TC;
5330fd0eb21SBlue Swirl             s->rregs[ESP_RINTR] = INTR_FC;
5340fd0eb21SBlue Swirl             s->rregs[ESP_RSEQ] = 0;
5350fd0eb21SBlue Swirl             break;
5365ad6bb97Sblueswir1         case CMD_SATN:
537bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_satn(val);
5386f7e9aecSbellard             break;
5396915bff1SHervé Poussineau         case CMD_RSTATN:
5406915bff1SHervé Poussineau             trace_esp_mem_writeb_cmd_rstatn(val);
5416915bff1SHervé Poussineau             break;
5425e1e0a3bSBlue Swirl         case CMD_SEL:
543bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_sel(val);
544f2818f22SArtyom Tarasenko             handle_s_without_atn(s);
5455e1e0a3bSBlue Swirl             break;
5465ad6bb97Sblueswir1         case CMD_SELATN:
547bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatn(val);
5482f275b8fSbellard             handle_satn(s);
5492f275b8fSbellard             break;
5505ad6bb97Sblueswir1         case CMD_SELATNS:
551bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_selatns(val);
5529f149aa9Spbrook             handle_satn_stop(s);
5532f275b8fSbellard             break;
5545ad6bb97Sblueswir1         case CMD_ENSEL:
555bf4b9889SBlue Swirl             trace_esp_mem_writeb_cmd_ensel(val);
556e3926838Sblueswir1             s->rregs[ESP_RINTR] = 0;
55774ec6048Sblueswir1             break;
5586fe84c18SHervé Poussineau         case CMD_DISSEL:
5596fe84c18SHervé Poussineau             trace_esp_mem_writeb_cmd_dissel(val);
5606fe84c18SHervé Poussineau             s->rregs[ESP_RINTR] = 0;
5616fe84c18SHervé Poussineau             esp_raise_irq(s);
5626fe84c18SHervé Poussineau             break;
5632f275b8fSbellard         default:
5643af4e9aaSHervé Poussineau             trace_esp_error_unhandled_command(val);
5656f7e9aecSbellard             break;
5666f7e9aecSbellard         }
5676f7e9aecSbellard         break;
5685ad6bb97Sblueswir1     case ESP_WBUSID ... ESP_WSYNO:
5694f6200f0Sbellard         break;
5705ad6bb97Sblueswir1     case ESP_CFG1:
5719ea73f8bSPaolo Bonzini     case ESP_CFG2: case ESP_CFG3:
5729ea73f8bSPaolo Bonzini     case ESP_RES3: case ESP_RES4:
5734f6200f0Sbellard         s->rregs[saddr] = val;
5744f6200f0Sbellard         break;
5755ad6bb97Sblueswir1     case ESP_WCCF ... ESP_WTEST:
5764f6200f0Sbellard         break;
5776f7e9aecSbellard     default:
5783af4e9aaSHervé Poussineau         trace_esp_error_invalid_write(val, saddr);
5798dea1dd4Sblueswir1         return;
5806f7e9aecSbellard     }
5812f275b8fSbellard     s->wregs[saddr] = val;
5826f7e9aecSbellard }
5836f7e9aecSbellard 
584a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr,
5858372d383SPeter Maydell                             unsigned size, bool is_write,
5868372d383SPeter Maydell                             MemTxAttrs attrs)
58767bb5314SAvi Kivity {
58867bb5314SAvi Kivity     return (size == 1) || (is_write && size == 4);
58967bb5314SAvi Kivity }
5906f7e9aecSbellard 
5919c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = {
592cc9952f3SBlue Swirl     .name ="esp",
593cc966774SPaolo Bonzini     .version_id = 4,
594cc9952f3SBlue Swirl     .minimum_version_id = 3,
595cc9952f3SBlue Swirl     .fields = (VMStateField[]) {
596cc9952f3SBlue Swirl         VMSTATE_BUFFER(rregs, ESPState),
597cc9952f3SBlue Swirl         VMSTATE_BUFFER(wregs, ESPState),
598cc9952f3SBlue Swirl         VMSTATE_INT32(ti_size, ESPState),
599cc9952f3SBlue Swirl         VMSTATE_UINT32(ti_rptr, ESPState),
600cc9952f3SBlue Swirl         VMSTATE_UINT32(ti_wptr, ESPState),
601cc9952f3SBlue Swirl         VMSTATE_BUFFER(ti_buf, ESPState),
6023944966dSPaolo Bonzini         VMSTATE_UINT32(status, ESPState),
603ea84a442SGuenter Roeck         VMSTATE_UINT32(deferred_status, ESPState),
604ea84a442SGuenter Roeck         VMSTATE_BOOL(deferred_complete, ESPState),
605cc9952f3SBlue Swirl         VMSTATE_UINT32(dma, ESPState),
606cc966774SPaolo Bonzini         VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16),
607cc966774SPaolo Bonzini         VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4),
608cc9952f3SBlue Swirl         VMSTATE_UINT32(cmdlen, ESPState),
609cc9952f3SBlue Swirl         VMSTATE_UINT32(do_cmd, ESPState),
610cc9952f3SBlue Swirl         VMSTATE_UINT32(dma_left, ESPState),
611cc9952f3SBlue Swirl         VMSTATE_END_OF_LIST()
6126f7e9aecSbellard     }
613cc9952f3SBlue Swirl };
6146f7e9aecSbellard 
615a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
616a391fdbcSHervé Poussineau                                  uint64_t val, unsigned int size)
617a391fdbcSHervé Poussineau {
618a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
619a391fdbcSHervé Poussineau     uint32_t saddr;
620a391fdbcSHervé Poussineau 
621a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
622a391fdbcSHervé Poussineau     esp_reg_write(&sysbus->esp, saddr, val);
623a391fdbcSHervé Poussineau }
624a391fdbcSHervé Poussineau 
625a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
626a391fdbcSHervé Poussineau                                     unsigned int size)
627a391fdbcSHervé Poussineau {
628a391fdbcSHervé Poussineau     SysBusESPState *sysbus = opaque;
629a391fdbcSHervé Poussineau     uint32_t saddr;
630a391fdbcSHervé Poussineau 
631a391fdbcSHervé Poussineau     saddr = addr >> sysbus->it_shift;
632a391fdbcSHervé Poussineau     return esp_reg_read(&sysbus->esp, saddr);
633a391fdbcSHervé Poussineau }
634a391fdbcSHervé Poussineau 
635a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = {
636a391fdbcSHervé Poussineau     .read = sysbus_esp_mem_read,
637a391fdbcSHervé Poussineau     .write = sysbus_esp_mem_write,
638a391fdbcSHervé Poussineau     .endianness = DEVICE_NATIVE_ENDIAN,
639a391fdbcSHervé Poussineau     .valid.accepts = esp_mem_accepts,
640a391fdbcSHervé Poussineau };
641a391fdbcSHervé Poussineau 
642afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = {
643afd4030cSPaolo Bonzini     .tcq = false,
6447e0380b9SPaolo Bonzini     .max_target = ESP_MAX_DEVS,
6457e0380b9SPaolo Bonzini     .max_lun = 7,
646afd4030cSPaolo Bonzini 
647c6df7102SPaolo Bonzini     .transfer_data = esp_transfer_data,
64894d3f98aSPaolo Bonzini     .complete = esp_command_complete,
64994d3f98aSPaolo Bonzini     .cancel = esp_request_cancelled
650cfdc1bb0SPaolo Bonzini };
651cfdc1bb0SPaolo Bonzini 
652a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
653cfb9de9cSPaul Brook {
65480cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(opaque);
655a391fdbcSHervé Poussineau     ESPState *s = &sysbus->esp;
656a391fdbcSHervé Poussineau 
657a391fdbcSHervé Poussineau     switch (irq) {
658a391fdbcSHervé Poussineau     case 0:
659a391fdbcSHervé Poussineau         parent_esp_reset(s, irq, level);
660a391fdbcSHervé Poussineau         break;
661a391fdbcSHervé Poussineau     case 1:
662a391fdbcSHervé Poussineau         esp_dma_enable(opaque, irq, level);
663a391fdbcSHervé Poussineau         break;
664a391fdbcSHervé Poussineau     }
665a391fdbcSHervé Poussineau }
666a391fdbcSHervé Poussineau 
667b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp)
668a391fdbcSHervé Poussineau {
669b09318caSHu Tao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
67080cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(dev);
671a391fdbcSHervé Poussineau     ESPState *s = &sysbus->esp;
6726f7e9aecSbellard 
673b09318caSHu Tao     sysbus_init_irq(sbd, &s->irq);
674a391fdbcSHervé Poussineau     assert(sysbus->it_shift != -1);
6756f7e9aecSbellard 
676d32e4b3dSHervé Poussineau     s->chip_id = TCHI_FAS100A;
67729776739SPaolo Bonzini     memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
67829776739SPaolo Bonzini                           sysbus, "esp", ESP_REGS << sysbus->it_shift);
679b09318caSHu Tao     sysbus_init_mmio(sbd, &sysbus->iomem);
6806f7e9aecSbellard 
681b09318caSHu Tao     qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
6822d069babSblueswir1 
683b1187b51SAndreas Färber     scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
68467e999beSbellard }
685cfb9de9cSPaul Brook 
686a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev)
687a391fdbcSHervé Poussineau {
68880cac47eSKamil Rytarowski     SysBusESPState *sysbus = ESP_STATE(dev);
689a391fdbcSHervé Poussineau     esp_hard_reset(&sysbus->esp);
690a391fdbcSHervé Poussineau }
691a391fdbcSHervé Poussineau 
692a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = {
693a391fdbcSHervé Poussineau     .name = "sysbusespscsi",
694ea84a442SGuenter Roeck     .version_id = 1,
695ea84a442SGuenter Roeck     .minimum_version_id = 1,
696a391fdbcSHervé Poussineau     .fields = (VMStateField[]) {
697a391fdbcSHervé Poussineau         VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
698a391fdbcSHervé Poussineau         VMSTATE_END_OF_LIST()
699a391fdbcSHervé Poussineau     }
700999e12bbSAnthony Liguori };
701999e12bbSAnthony Liguori 
702a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data)
703999e12bbSAnthony Liguori {
70439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
705999e12bbSAnthony Liguori 
706b09318caSHu Tao     dc->realize = sysbus_esp_realize;
707a391fdbcSHervé Poussineau     dc->reset = sysbus_esp_hard_reset;
708a391fdbcSHervé Poussineau     dc->vmsd = &vmstate_sysbus_esp_scsi;
709125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
71063235df8SBlue Swirl }
711999e12bbSAnthony Liguori 
7121f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = {
713a71c7ec5SHu Tao     .name          = TYPE_ESP,
71439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
715a391fdbcSHervé Poussineau     .instance_size = sizeof(SysBusESPState),
716a391fdbcSHervé Poussineau     .class_init    = sysbus_esp_class_init,
71763235df8SBlue Swirl };
71863235df8SBlue Swirl 
71983f7d43aSAndreas Färber static void esp_register_types(void)
720cfb9de9cSPaul Brook {
721a391fdbcSHervé Poussineau     type_register_static(&sysbus_esp_info);
722cfb9de9cSPaul Brook }
723cfb9de9cSPaul Brook 
72483f7d43aSAndreas Färber type_init(esp_register_types)
725