16f7e9aecSbellard /* 267e999beSbellard * QEMU ESP/NCR53C9x emulation 36f7e9aecSbellard * 44e9aec74Spbrook * Copyright (c) 2005-2006 Fabrice Bellard 5fabaaf1dSHervé Poussineau * Copyright (c) 2012 Herve Poussineau 66f7e9aecSbellard * 76f7e9aecSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 86f7e9aecSbellard * of this software and associated documentation files (the "Software"), to deal 96f7e9aecSbellard * in the Software without restriction, including without limitation the rights 106f7e9aecSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 116f7e9aecSbellard * copies of the Software, and to permit persons to whom the Software is 126f7e9aecSbellard * furnished to do so, subject to the following conditions: 136f7e9aecSbellard * 146f7e9aecSbellard * The above copyright notice and this permission notice shall be included in 156f7e9aecSbellard * all copies or substantial portions of the Software. 166f7e9aecSbellard * 176f7e9aecSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 186f7e9aecSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 196f7e9aecSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 206f7e9aecSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 216f7e9aecSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 226f7e9aecSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 236f7e9aecSbellard * THE SOFTWARE. 246f7e9aecSbellard */ 255d20fa6bSblueswir1 26a4ab4792SPeter Maydell #include "qemu/osdep.h" 2783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 300d09e41aSPaolo Bonzini #include "hw/scsi/esp.h" 31bf4b9889SBlue Swirl #include "trace.h" 321de7afc9SPaolo Bonzini #include "qemu/log.h" 330b8fa32fSMarkus Armbruster #include "qemu/module.h" 346f7e9aecSbellard 3567e999beSbellard /* 365ad6bb97Sblueswir1 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), 375ad6bb97Sblueswir1 * also produced as NCR89C100. See 3867e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt 3967e999beSbellard * and 4067e999beSbellard * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt 4174d71ea1SLaurent Vivier * 4274d71ea1SLaurent Vivier * On Macintosh Quadra it is a NCR53C96. 4367e999beSbellard */ 4467e999beSbellard 45c73f96fdSblueswir1 static void esp_raise_irq(ESPState *s) 46c73f96fdSblueswir1 { 47c73f96fdSblueswir1 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { 48c73f96fdSblueswir1 s->rregs[ESP_RSTAT] |= STAT_INT; 49c73f96fdSblueswir1 qemu_irq_raise(s->irq); 50bf4b9889SBlue Swirl trace_esp_raise_irq(); 51c73f96fdSblueswir1 } 52c73f96fdSblueswir1 } 53c73f96fdSblueswir1 54c73f96fdSblueswir1 static void esp_lower_irq(ESPState *s) 55c73f96fdSblueswir1 { 56c73f96fdSblueswir1 if (s->rregs[ESP_RSTAT] & STAT_INT) { 57c73f96fdSblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_INT; 58c73f96fdSblueswir1 qemu_irq_lower(s->irq); 59bf4b9889SBlue Swirl trace_esp_lower_irq(); 60c73f96fdSblueswir1 } 61c73f96fdSblueswir1 } 62c73f96fdSblueswir1 6374d71ea1SLaurent Vivier static void esp_raise_drq(ESPState *s) 6474d71ea1SLaurent Vivier { 6574d71ea1SLaurent Vivier qemu_irq_raise(s->irq_data); 66960ebfd9SMark Cave-Ayland trace_esp_raise_drq(); 6774d71ea1SLaurent Vivier } 6874d71ea1SLaurent Vivier 6974d71ea1SLaurent Vivier static void esp_lower_drq(ESPState *s) 7074d71ea1SLaurent Vivier { 7174d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 72960ebfd9SMark Cave-Ayland trace_esp_lower_drq(); 7374d71ea1SLaurent Vivier } 7474d71ea1SLaurent Vivier 759c7e23fcSHervé Poussineau void esp_dma_enable(ESPState *s, int irq, int level) 7673d74342SBlue Swirl { 7773d74342SBlue Swirl if (level) { 7873d74342SBlue Swirl s->dma_enabled = 1; 79bf4b9889SBlue Swirl trace_esp_dma_enable(); 8073d74342SBlue Swirl if (s->dma_cb) { 8173d74342SBlue Swirl s->dma_cb(s); 8273d74342SBlue Swirl s->dma_cb = NULL; 8373d74342SBlue Swirl } 8473d74342SBlue Swirl } else { 85bf4b9889SBlue Swirl trace_esp_dma_disable(); 8673d74342SBlue Swirl s->dma_enabled = 0; 8773d74342SBlue Swirl } 8873d74342SBlue Swirl } 8973d74342SBlue Swirl 909c7e23fcSHervé Poussineau void esp_request_cancelled(SCSIRequest *req) 9194d3f98aSPaolo Bonzini { 92e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9394d3f98aSPaolo Bonzini 9494d3f98aSPaolo Bonzini if (req == s->current_req) { 9594d3f98aSPaolo Bonzini scsi_req_unref(s->current_req); 9694d3f98aSPaolo Bonzini s->current_req = NULL; 9794d3f98aSPaolo Bonzini s->current_dev = NULL; 98324c8809SMark Cave-Ayland s->async_len = 0; 9994d3f98aSPaolo Bonzini } 10094d3f98aSPaolo Bonzini } 10194d3f98aSPaolo Bonzini 102e5455b8cSMark Cave-Ayland static void esp_fifo_push(Fifo8 *fifo, uint8_t val) 103042879fcSMark Cave-Ayland { 104e5455b8cSMark Cave-Ayland if (fifo8_num_used(fifo) == fifo->capacity) { 105042879fcSMark Cave-Ayland trace_esp_error_fifo_overrun(); 106042879fcSMark Cave-Ayland return; 107042879fcSMark Cave-Ayland } 108042879fcSMark Cave-Ayland 109e5455b8cSMark Cave-Ayland fifo8_push(fifo, val); 110042879fcSMark Cave-Ayland } 111c5fef911SMark Cave-Ayland 112c5fef911SMark Cave-Ayland static uint8_t esp_fifo_pop(Fifo8 *fifo) 113042879fcSMark Cave-Ayland { 114c5fef911SMark Cave-Ayland if (fifo8_is_empty(fifo)) { 115042879fcSMark Cave-Ayland return 0; 116042879fcSMark Cave-Ayland } 117042879fcSMark Cave-Ayland 118c5fef911SMark Cave-Ayland return fifo8_pop(fifo); 119023666daSMark Cave-Ayland } 120023666daSMark Cave-Ayland 1217b320a8eSMark Cave-Ayland static uint32_t esp_fifo_pop_buf(Fifo8 *fifo, uint8_t *dest, int maxlen) 1227b320a8eSMark Cave-Ayland { 1237b320a8eSMark Cave-Ayland const uint8_t *buf; 12449c60d16SMark Cave-Ayland uint32_t n, n2; 12549c60d16SMark Cave-Ayland int len; 1267b320a8eSMark Cave-Ayland 1277b320a8eSMark Cave-Ayland if (maxlen == 0) { 1287b320a8eSMark Cave-Ayland return 0; 1297b320a8eSMark Cave-Ayland } 1307b320a8eSMark Cave-Ayland 13149c60d16SMark Cave-Ayland len = maxlen; 13249c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n); 1337b320a8eSMark Cave-Ayland if (dest) { 1347b320a8eSMark Cave-Ayland memcpy(dest, buf, n); 1357b320a8eSMark Cave-Ayland } 1367b320a8eSMark Cave-Ayland 13749c60d16SMark Cave-Ayland /* Add FIFO wraparound if needed */ 13849c60d16SMark Cave-Ayland len -= n; 13949c60d16SMark Cave-Ayland len = MIN(len, fifo8_num_used(fifo)); 14049c60d16SMark Cave-Ayland if (len) { 14149c60d16SMark Cave-Ayland buf = fifo8_pop_buf(fifo, len, &n2); 14249c60d16SMark Cave-Ayland if (dest) { 14349c60d16SMark Cave-Ayland memcpy(&dest[n], buf, n2); 14449c60d16SMark Cave-Ayland } 14549c60d16SMark Cave-Ayland n += n2; 14649c60d16SMark Cave-Ayland } 14749c60d16SMark Cave-Ayland 1487b320a8eSMark Cave-Ayland return n; 1497b320a8eSMark Cave-Ayland } 1507b320a8eSMark Cave-Ayland 151c47b5835SMark Cave-Ayland static uint32_t esp_get_tc(ESPState *s) 152c47b5835SMark Cave-Ayland { 153c47b5835SMark Cave-Ayland uint32_t dmalen; 154c47b5835SMark Cave-Ayland 155c47b5835SMark Cave-Ayland dmalen = s->rregs[ESP_TCLO]; 156c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCMID] << 8; 157c47b5835SMark Cave-Ayland dmalen |= s->rregs[ESP_TCHI] << 16; 158c47b5835SMark Cave-Ayland 159c47b5835SMark Cave-Ayland return dmalen; 160c47b5835SMark Cave-Ayland } 161c47b5835SMark Cave-Ayland 162c47b5835SMark Cave-Ayland static void esp_set_tc(ESPState *s, uint32_t dmalen) 163c47b5835SMark Cave-Ayland { 164c5d7df28SMark Cave-Ayland uint32_t old_tc = esp_get_tc(s); 165c5d7df28SMark Cave-Ayland 166c47b5835SMark Cave-Ayland s->rregs[ESP_TCLO] = dmalen; 167c47b5835SMark Cave-Ayland s->rregs[ESP_TCMID] = dmalen >> 8; 168c47b5835SMark Cave-Ayland s->rregs[ESP_TCHI] = dmalen >> 16; 169c5d7df28SMark Cave-Ayland 170c5d7df28SMark Cave-Ayland if (old_tc && dmalen == 0) { 171c5d7df28SMark Cave-Ayland s->rregs[ESP_RSTAT] |= STAT_TC; 172c5d7df28SMark Cave-Ayland } 173c47b5835SMark Cave-Ayland } 174c47b5835SMark Cave-Ayland 175c04ed569SMark Cave-Ayland static uint32_t esp_get_stc(ESPState *s) 176c04ed569SMark Cave-Ayland { 177c04ed569SMark Cave-Ayland uint32_t dmalen; 178c04ed569SMark Cave-Ayland 179c04ed569SMark Cave-Ayland dmalen = s->wregs[ESP_TCLO]; 180c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCMID] << 8; 181c04ed569SMark Cave-Ayland dmalen |= s->wregs[ESP_TCHI] << 16; 182c04ed569SMark Cave-Ayland 183c04ed569SMark Cave-Ayland return dmalen; 184c04ed569SMark Cave-Ayland } 185c04ed569SMark Cave-Ayland 186abc139cdSMark Cave-Ayland static const char *esp_phase_names[8] = { 187abc139cdSMark Cave-Ayland "DATA OUT", "DATA IN", "COMMAND", "STATUS", 188abc139cdSMark Cave-Ayland "(reserved)", "(reserved)", "MESSAGE OUT", "MESSAGE IN" 189abc139cdSMark Cave-Ayland }; 190abc139cdSMark Cave-Ayland 191abc139cdSMark Cave-Ayland static void esp_set_phase(ESPState *s, uint8_t phase) 192abc139cdSMark Cave-Ayland { 193abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= ~7; 194abc139cdSMark Cave-Ayland s->rregs[ESP_RSTAT] |= phase; 195abc139cdSMark Cave-Ayland 196abc139cdSMark Cave-Ayland trace_esp_set_phase(esp_phase_names[phase]); 197abc139cdSMark Cave-Ayland } 198abc139cdSMark Cave-Ayland 1995a83e83eSMark Cave-Ayland static uint8_t esp_get_phase(ESPState *s) 2005a83e83eSMark Cave-Ayland { 2015a83e83eSMark Cave-Ayland return s->rregs[ESP_RSTAT] & 7; 2025a83e83eSMark Cave-Ayland } 2035a83e83eSMark Cave-Ayland 204761bef75SMark Cave-Ayland static uint8_t esp_pdma_read(ESPState *s) 205761bef75SMark Cave-Ayland { 2068da90e81SMark Cave-Ayland uint8_t val; 2078da90e81SMark Cave-Ayland 208c5fef911SMark Cave-Ayland val = esp_fifo_pop(&s->fifo); 2098da90e81SMark Cave-Ayland return val; 210761bef75SMark Cave-Ayland } 211761bef75SMark Cave-Ayland 212761bef75SMark Cave-Ayland static void esp_pdma_write(ESPState *s, uint8_t val) 213761bef75SMark Cave-Ayland { 2148da90e81SMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 2158da90e81SMark Cave-Ayland 2163c421400SMark Cave-Ayland if (dmalen == 0) { 2178da90e81SMark Cave-Ayland return; 2188da90e81SMark Cave-Ayland } 2198da90e81SMark Cave-Ayland 220e5455b8cSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 2218da90e81SMark Cave-Ayland 2228da90e81SMark Cave-Ayland dmalen--; 2238da90e81SMark Cave-Ayland esp_set_tc(s, dmalen); 224761bef75SMark Cave-Ayland } 225761bef75SMark Cave-Ayland 226c7bce09cSMark Cave-Ayland static int esp_select(ESPState *s) 2276130b188SLaurent Vivier { 2286130b188SLaurent Vivier int target; 2296130b188SLaurent Vivier 2306130b188SLaurent Vivier target = s->wregs[ESP_WBUSID] & BUSID_DID; 2316130b188SLaurent Vivier 2326130b188SLaurent Vivier s->ti_size = 0; 2336130b188SLaurent Vivier 234cf40a5e4SMark Cave-Ayland if (s->current_req) { 235cf40a5e4SMark Cave-Ayland /* Started a new command before the old one finished. Cancel it. */ 236cf40a5e4SMark Cave-Ayland scsi_req_cancel(s->current_req); 237cf40a5e4SMark Cave-Ayland } 238cf40a5e4SMark Cave-Ayland 2396130b188SLaurent Vivier s->current_dev = scsi_device_find(&s->bus, 0, target, 0); 2406130b188SLaurent Vivier if (!s->current_dev) { 2416130b188SLaurent Vivier /* No such drive */ 2426130b188SLaurent Vivier s->rregs[ESP_RSTAT] = 0; 243cf1a7a9bSMark Cave-Ayland s->rregs[ESP_RINTR] = INTR_DC; 2446130b188SLaurent Vivier s->rregs[ESP_RSEQ] = SEQ_0; 2456130b188SLaurent Vivier esp_raise_irq(s); 2466130b188SLaurent Vivier return -1; 2476130b188SLaurent Vivier } 2484e78f3bfSMark Cave-Ayland 2494e78f3bfSMark Cave-Ayland /* 2504e78f3bfSMark Cave-Ayland * Note that we deliberately don't raise the IRQ here: this will be done 251c90b2792SMark Cave-Ayland * either in esp_transfer_data() or esp_command_complete() 2524e78f3bfSMark Cave-Ayland */ 2534e78f3bfSMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 2546130b188SLaurent Vivier return 0; 2556130b188SLaurent Vivier } 2566130b188SLaurent Vivier 2573ee9a475SMark Cave-Ayland static void esp_do_dma(ESPState *s); 2583ee9a475SMark Cave-Ayland static void esp_do_nodma(ESPState *s); 2593ee9a475SMark Cave-Ayland 2604eb86065SPaolo Bonzini static void do_command_phase(ESPState *s) 2619f149aa9Spbrook { 2627b320a8eSMark Cave-Ayland uint32_t cmdlen; 2639f149aa9Spbrook int32_t datalen; 264f48a7a6eSPaolo Bonzini SCSIDevice *current_lun; 2657b320a8eSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 2669f149aa9Spbrook 2674eb86065SPaolo Bonzini trace_esp_do_command_phase(s->lun); 268023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 26999545751SMark Cave-Ayland if (!cmdlen || !s->current_dev) { 27099545751SMark Cave-Ayland return; 27199545751SMark Cave-Ayland } 2727b320a8eSMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, buf, cmdlen); 273023666daSMark Cave-Ayland 2744eb86065SPaolo Bonzini current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, s->lun); 275b22f83d8SAlexandra Diupina if (!current_lun) { 276b22f83d8SAlexandra Diupina /* No such drive */ 277b22f83d8SAlexandra Diupina s->rregs[ESP_RSTAT] = 0; 278b22f83d8SAlexandra Diupina s->rregs[ESP_RINTR] = INTR_DC; 279b22f83d8SAlexandra Diupina s->rregs[ESP_RSEQ] = SEQ_0; 280b22f83d8SAlexandra Diupina esp_raise_irq(s); 281b22f83d8SAlexandra Diupina return; 282b22f83d8SAlexandra Diupina } 283b22f83d8SAlexandra Diupina 284fe9d8927SJohn Millikin s->current_req = scsi_req_new(current_lun, 0, s->lun, buf, cmdlen, s); 285c39ce112SPaolo Bonzini datalen = scsi_req_enqueue(s->current_req); 28667e999beSbellard s->ti_size = datalen; 287023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 288c90b2792SMark Cave-Ayland s->data_ready = false; 28967e999beSbellard if (datalen != 0) { 2904e78f3bfSMark Cave-Ayland /* 291c90b2792SMark Cave-Ayland * Switch to DATA phase but wait until initial data xfer is 2924e78f3bfSMark Cave-Ayland * complete before raising the command completion interrupt 2934e78f3bfSMark Cave-Ayland */ 294c90b2792SMark Cave-Ayland if (datalen > 0) { 295abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DI); 2964f6200f0Sbellard } else { 297abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_DO); 2982f275b8fSbellard } 2994e78f3bfSMark Cave-Ayland scsi_req_continue(s->current_req); 3004e78f3bfSMark Cave-Ayland return; 3014e78f3bfSMark Cave-Ayland } 3024e78f3bfSMark Cave-Ayland } 3032f275b8fSbellard 3044eb86065SPaolo Bonzini static void do_message_phase(ESPState *s) 305f2818f22SArtyom Tarasenko { 3064eb86065SPaolo Bonzini if (s->cmdfifo_cdb_offset) { 3074eb86065SPaolo Bonzini uint8_t message = esp_fifo_pop(&s->cmdfifo); 308023666daSMark Cave-Ayland 3094eb86065SPaolo Bonzini trace_esp_do_identify(message); 3104eb86065SPaolo Bonzini s->lun = message & 7; 311023666daSMark Cave-Ayland s->cmdfifo_cdb_offset--; 3124eb86065SPaolo Bonzini } 313f2818f22SArtyom Tarasenko 314799d90d8SMark Cave-Ayland /* Ignore extended messages for now */ 315023666daSMark Cave-Ayland if (s->cmdfifo_cdb_offset) { 3164eb86065SPaolo Bonzini int len = MIN(s->cmdfifo_cdb_offset, fifo8_num_used(&s->cmdfifo)); 317fa7505c1SMark Cave-Ayland esp_fifo_pop_buf(&s->cmdfifo, NULL, len); 318023666daSMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 319023666daSMark Cave-Ayland } 3204eb86065SPaolo Bonzini } 321023666daSMark Cave-Ayland 3224eb86065SPaolo Bonzini static void do_cmd(ESPState *s) 3234eb86065SPaolo Bonzini { 3244eb86065SPaolo Bonzini do_message_phase(s); 3254eb86065SPaolo Bonzini assert(s->cmdfifo_cdb_offset == 0); 3264eb86065SPaolo Bonzini do_command_phase(s); 327f2818f22SArtyom Tarasenko } 328f2818f22SArtyom Tarasenko 3299f149aa9Spbrook static void handle_satn(ESPState *s) 3309f149aa9Spbrook { 3311b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 33273d74342SBlue Swirl s->dma_cb = handle_satn; 33373d74342SBlue Swirl return; 33473d74342SBlue Swirl } 335b46a43a2SMark Cave-Ayland 3361bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3371bcaf71bSMark Cave-Ayland return; 3381bcaf71bSMark Cave-Ayland } 3393ee9a475SMark Cave-Ayland 3403ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_MO); 3413ee9a475SMark Cave-Ayland 3423ee9a475SMark Cave-Ayland if (s->dma) { 3433ee9a475SMark Cave-Ayland esp_do_dma(s); 3443ee9a475SMark Cave-Ayland } else { 345d39592ffSMark Cave-Ayland esp_do_nodma(s); 3469f149aa9Spbrook } 34794d5c79dSMark Cave-Ayland } 3489f149aa9Spbrook 349f2818f22SArtyom Tarasenko static void handle_s_without_atn(ESPState *s) 350f2818f22SArtyom Tarasenko { 3511b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 35273d74342SBlue Swirl s->dma_cb = handle_s_without_atn; 35373d74342SBlue Swirl return; 35473d74342SBlue Swirl } 355b46a43a2SMark Cave-Ayland 3561bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3571bcaf71bSMark Cave-Ayland return; 3581bcaf71bSMark Cave-Ayland } 3599ff0fd12SMark Cave-Ayland 360abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 3619ff0fd12SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 3629ff0fd12SMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 3639ff0fd12SMark Cave-Ayland 3649ff0fd12SMark Cave-Ayland if (s->dma) { 3659ff0fd12SMark Cave-Ayland esp_do_dma(s); 3669ff0fd12SMark Cave-Ayland } else { 367d39592ffSMark Cave-Ayland esp_do_nodma(s); 368f2818f22SArtyom Tarasenko } 369f2818f22SArtyom Tarasenko } 370f2818f22SArtyom Tarasenko 3719f149aa9Spbrook static void handle_satn_stop(ESPState *s) 3729f149aa9Spbrook { 3731b26eaa1SHervé Poussineau if (s->dma && !s->dma_enabled) { 37473d74342SBlue Swirl s->dma_cb = handle_satn_stop; 37573d74342SBlue Swirl return; 37673d74342SBlue Swirl } 377b46a43a2SMark Cave-Ayland 3781bcaf71bSMark Cave-Ayland if (esp_select(s) < 0) { 3791bcaf71bSMark Cave-Ayland return; 3801bcaf71bSMark Cave-Ayland } 381db4d4150SMark Cave-Ayland 382abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_MO); 383db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_MO; 3845d02add4SMark Cave-Ayland s->cmdfifo_cdb_offset = 0; 385db4d4150SMark Cave-Ayland 386db4d4150SMark Cave-Ayland if (s->dma) { 387db4d4150SMark Cave-Ayland esp_do_dma(s); 388db4d4150SMark Cave-Ayland } else { 389d39592ffSMark Cave-Ayland esp_do_nodma(s); 3909f149aa9Spbrook } 3919f149aa9Spbrook } 3929f149aa9Spbrook 3930fc5c15aSpbrook static void write_response(ESPState *s) 3942f275b8fSbellard { 395bf4b9889SBlue Swirl trace_esp_write_response(s->status); 396042879fcSMark Cave-Ayland 3978baa1472SMark Cave-Ayland if (s->dma) { 3988baa1472SMark Cave-Ayland esp_do_dma(s); 3998baa1472SMark Cave-Ayland } else { 40083428f7aSMark Cave-Ayland esp_do_nodma(s); 4012f275b8fSbellard } 4028baa1472SMark Cave-Ayland } 4034f6200f0Sbellard 4045d02add4SMark Cave-Ayland static int esp_cdb_length(ESPState *s) 4055d02add4SMark Cave-Ayland { 4065d02add4SMark Cave-Ayland const uint8_t *pbuf; 4075d02add4SMark Cave-Ayland int cmdlen, len; 4085d02add4SMark Cave-Ayland 4095d02add4SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 4105d02add4SMark Cave-Ayland if (cmdlen < s->cmdfifo_cdb_offset) { 4115d02add4SMark Cave-Ayland return 0; 4125d02add4SMark Cave-Ayland } 4135d02add4SMark Cave-Ayland 4145d02add4SMark Cave-Ayland pbuf = fifo8_peek_buf(&s->cmdfifo, cmdlen, NULL); 4155d02add4SMark Cave-Ayland len = scsi_cdb_length((uint8_t *)&pbuf[s->cmdfifo_cdb_offset]); 4165d02add4SMark Cave-Ayland 4175d02add4SMark Cave-Ayland return len; 4185d02add4SMark Cave-Ayland } 4195d02add4SMark Cave-Ayland 420004826d0SMark Cave-Ayland static void esp_dma_ti_check(ESPState *s) 4214d611c9aSpbrook { 422af74b3c1SMark Cave-Ayland if (esp_get_tc(s) == 0 && fifo8_num_used(&s->fifo) < 2) { 423cf47a41eSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 424c73f96fdSblueswir1 esp_raise_irq(s); 425af74b3c1SMark Cave-Ayland esp_lower_drq(s); 426af74b3c1SMark Cave-Ayland } 4274d611c9aSpbrook } 428a917d384Spbrook 429a917d384Spbrook static void esp_do_dma(ESPState *s) 430a917d384Spbrook { 431023666daSMark Cave-Ayland uint32_t len, cmdlen; 432023666daSMark Cave-Ayland uint8_t buf[ESP_CMDFIFO_SZ]; 43319e9afb1SMark Cave-Ayland int n; 434a917d384Spbrook 4356cc88d6bSMark Cave-Ayland len = esp_get_tc(s); 436ad2725afSMark Cave-Ayland 437ad2725afSMark Cave-Ayland switch (esp_get_phase(s)) { 438ad2725afSMark Cave-Ayland case STAT_MO: 43946b0c361SMark Cave-Ayland if (s->dma_memory_read) { 44046b0c361SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 44146b0c361SMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 44246b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 44346b0c361SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 44446b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += len; 44546b0c361SMark Cave-Ayland } else { 44646b0c361SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 44746b0c361SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 44846b0c361SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 44946b0c361SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 45046b0c361SMark Cave-Ayland } 45146b0c361SMark Cave-Ayland 45246b0c361SMark Cave-Ayland esp_raise_drq(s); 45346b0c361SMark Cave-Ayland 4543ee9a475SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 4553ee9a475SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 4563ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 4573ee9a475SMark Cave-Ayland /* First byte received, switch to command phase */ 4583ee9a475SMark Cave-Ayland esp_set_phase(s, STAT_CD); 4593ee9a475SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 4603ee9a475SMark Cave-Ayland 4613ee9a475SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 4623ee9a475SMark Cave-Ayland /* Process any additional command phase data */ 4633ee9a475SMark Cave-Ayland esp_do_dma(s); 4643ee9a475SMark Cave-Ayland } 4653ee9a475SMark Cave-Ayland } 4663ee9a475SMark Cave-Ayland break; 4673ee9a475SMark Cave-Ayland 468db4d4150SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 469db4d4150SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) == 1) { 470db4d4150SMark Cave-Ayland /* First byte received, stop in message out phase */ 471db4d4150SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 472db4d4150SMark Cave-Ayland 473db4d4150SMark Cave-Ayland /* Raise command completion interrupt */ 474db4d4150SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 475db4d4150SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 476db4d4150SMark Cave-Ayland esp_raise_irq(s); 477db4d4150SMark Cave-Ayland } 478db4d4150SMark Cave-Ayland break; 479db4d4150SMark Cave-Ayland 4803fd325a2SMark Cave-Ayland case CMD_TI | CMD_DMA: 48146b0c361SMark Cave-Ayland /* ATN remains asserted until TC == 0 */ 48246b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 48346b0c361SMark Cave-Ayland esp_set_phase(s, STAT_CD); 484cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 48546b0c361SMark Cave-Ayland s->rregs[ESP_RSEQ] = SEQ_CD; 48646b0c361SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 48746b0c361SMark Cave-Ayland esp_raise_irq(s); 48846b0c361SMark Cave-Ayland } 48946b0c361SMark Cave-Ayland break; 4903fd325a2SMark Cave-Ayland } 4913fd325a2SMark Cave-Ayland break; 49246b0c361SMark Cave-Ayland 493ad2725afSMark Cave-Ayland case STAT_CD: 494023666daSMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 495023666daSMark Cave-Ayland trace_esp_do_dma(cmdlen, len); 49674d71ea1SLaurent Vivier if (s->dma_memory_read) { 4970ebb5fd8SMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->cmdfifo)); 498023666daSMark Cave-Ayland s->dma_memory_read(s->dma_opaque, buf, len); 499023666daSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, len); 500a0347651SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 50174d71ea1SLaurent Vivier } else { 5023c7f3c8bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 5033c7f3c8bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 5043c7f3c8bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 5053c7f3c8bSMark Cave-Ayland 50674d71ea1SLaurent Vivier esp_raise_drq(s); 5073c7f3c8bSMark Cave-Ayland } 508023666daSMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 50915407433SLaurent Vivier s->ti_size = 0; 51046b0c361SMark Cave-Ayland if (esp_get_tc(s) == 0) { 511799d90d8SMark Cave-Ayland /* Command has been received */ 512c959f218SMark Cave-Ayland do_cmd(s); 513799d90d8SMark Cave-Ayland } 514ad2725afSMark Cave-Ayland break; 5151454dc76SMark Cave-Ayland 5161454dc76SMark Cave-Ayland case STAT_DO: 5170db89536SMark Cave-Ayland if (!s->current_req) { 5180db89536SMark Cave-Ayland return; 5190db89536SMark Cave-Ayland } 5204460b86aSMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 521a917d384Spbrook /* Defer until data is available. */ 522a917d384Spbrook return; 523a917d384Spbrook } 524a917d384Spbrook if (len > s->async_len) { 525a917d384Spbrook len = s->async_len; 526a917d384Spbrook } 52774d71ea1SLaurent Vivier if (s->dma_memory_read) { 5288b17de88Sblueswir1 s->dma_memory_read(s->dma_opaque, s->async_buf, len); 529f3666223SMark Cave-Ayland 530f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 531f3666223SMark Cave-Ayland s->async_buf += len; 532f3666223SMark Cave-Ayland s->async_len -= len; 533f3666223SMark Cave-Ayland s->ti_size += len; 534f3666223SMark Cave-Ayland 535e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 536e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 537f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 538f3666223SMark Cave-Ayland return; 539f3666223SMark Cave-Ayland } 540f3666223SMark Cave-Ayland 541004826d0SMark Cave-Ayland esp_dma_ti_check(s); 542a917d384Spbrook } else { 54319e9afb1SMark Cave-Ayland /* Copy FIFO data to device */ 54419e9afb1SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 54519e9afb1SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 54619e9afb1SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 54719e9afb1SMark Cave-Ayland s->async_buf += n; 54819e9afb1SMark Cave-Ayland s->async_len -= n; 54919e9afb1SMark Cave-Ayland s->ti_size += n; 55019e9afb1SMark Cave-Ayland 55174d71ea1SLaurent Vivier esp_raise_drq(s); 552e4e166c8SMark Cave-Ayland 553e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 554e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 555e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 556e4e166c8SMark Cave-Ayland return; 557e4e166c8SMark Cave-Ayland } 558e4e166c8SMark Cave-Ayland 559004826d0SMark Cave-Ayland esp_dma_ti_check(s); 56074d71ea1SLaurent Vivier } 5611454dc76SMark Cave-Ayland break; 5621454dc76SMark Cave-Ayland 5631454dc76SMark Cave-Ayland case STAT_DI: 5641454dc76SMark Cave-Ayland if (!s->current_req) { 5651454dc76SMark Cave-Ayland return; 5661454dc76SMark Cave-Ayland } 5671454dc76SMark Cave-Ayland if (s->async_len == 0 && esp_get_tc(s) && s->ti_size) { 5681454dc76SMark Cave-Ayland /* Defer until data is available. */ 5691454dc76SMark Cave-Ayland return; 5701454dc76SMark Cave-Ayland } 5711454dc76SMark Cave-Ayland if (len > s->async_len) { 5721454dc76SMark Cave-Ayland len = s->async_len; 5731454dc76SMark Cave-Ayland } 57474d71ea1SLaurent Vivier if (s->dma_memory_write) { 5758b17de88Sblueswir1 s->dma_memory_write(s->dma_opaque, s->async_buf, len); 576f3666223SMark Cave-Ayland 577f3666223SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 578f3666223SMark Cave-Ayland s->async_buf += len; 579f3666223SMark Cave-Ayland s->async_len -= len; 580f3666223SMark Cave-Ayland s->ti_size -= len; 581f3666223SMark Cave-Ayland 582*02a3ce56SMark Cave-Ayland if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) { 583*02a3ce56SMark Cave-Ayland /* If the guest underflows TC then terminate SCSI request */ 584*02a3ce56SMark Cave-Ayland scsi_req_continue(s->current_req); 585*02a3ce56SMark Cave-Ayland return; 586*02a3ce56SMark Cave-Ayland } 587*02a3ce56SMark Cave-Ayland 588e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 589e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 590f3666223SMark Cave-Ayland scsi_req_continue(s->current_req); 591fabcba49SMark Cave-Ayland return; 592f3666223SMark Cave-Ayland } 593f3666223SMark Cave-Ayland 594004826d0SMark Cave-Ayland esp_dma_ti_check(s); 59574d71ea1SLaurent Vivier } else { 59682141c8bSMark Cave-Ayland /* Copy device data to FIFO */ 597042879fcSMark Cave-Ayland len = MIN(len, fifo8_num_free(&s->fifo)); 598042879fcSMark Cave-Ayland fifo8_push_all(&s->fifo, s->async_buf, len); 59982141c8bSMark Cave-Ayland s->async_buf += len; 60082141c8bSMark Cave-Ayland s->async_len -= len; 60182141c8bSMark Cave-Ayland s->ti_size -= len; 60282141c8bSMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 60374d71ea1SLaurent Vivier esp_raise_drq(s); 604e4e166c8SMark Cave-Ayland 605*02a3ce56SMark Cave-Ayland if (s->async_len == 0 && s->ti_size == 0 && esp_get_tc(s)) { 606*02a3ce56SMark Cave-Ayland /* If the guest underflows TC then terminate SCSI request */ 607*02a3ce56SMark Cave-Ayland scsi_req_continue(s->current_req); 608*02a3ce56SMark Cave-Ayland return; 609*02a3ce56SMark Cave-Ayland } 610*02a3ce56SMark Cave-Ayland 611e4e166c8SMark Cave-Ayland if (s->async_len == 0 && fifo8_num_used(&s->fifo) < 2) { 612e4e166c8SMark Cave-Ayland /* Defer until the scsi layer has completed */ 613e4e166c8SMark Cave-Ayland scsi_req_continue(s->current_req); 614e4e166c8SMark Cave-Ayland return; 615e4e166c8SMark Cave-Ayland } 616e4e166c8SMark Cave-Ayland 617004826d0SMark Cave-Ayland esp_dma_ti_check(s); 618e4e166c8SMark Cave-Ayland } 6191454dc76SMark Cave-Ayland break; 6208baa1472SMark Cave-Ayland 6218baa1472SMark Cave-Ayland case STAT_ST: 6228baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6238baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6248baa1472SMark Cave-Ayland len = MIN(len, 1); 6258baa1472SMark Cave-Ayland 6268baa1472SMark Cave-Ayland if (len) { 6278baa1472SMark Cave-Ayland buf[0] = s->status; 6288baa1472SMark Cave-Ayland 6298baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6308baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6318baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6328baa1472SMark Cave-Ayland } else { 6338baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6348baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6358baa1472SMark Cave-Ayland } 6368baa1472SMark Cave-Ayland 6378baa1472SMark Cave-Ayland esp_set_phase(s, STAT_MI); 6388baa1472SMark Cave-Ayland 6398baa1472SMark Cave-Ayland if (esp_get_tc(s) > 0) { 6408baa1472SMark Cave-Ayland /* Process any message in phase data */ 6418baa1472SMark Cave-Ayland esp_do_dma(s); 6428baa1472SMark Cave-Ayland } 6438baa1472SMark Cave-Ayland } 6448baa1472SMark Cave-Ayland break; 645*02a3ce56SMark Cave-Ayland 646*02a3ce56SMark Cave-Ayland default: 647*02a3ce56SMark Cave-Ayland /* Consume remaining data if the guest underflows TC */ 648*02a3ce56SMark Cave-Ayland if (fifo8_num_used(&s->fifo) < 2) { 649*02a3ce56SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 650*02a3ce56SMark Cave-Ayland esp_raise_irq(s); 651*02a3ce56SMark Cave-Ayland esp_lower_drq(s); 652*02a3ce56SMark Cave-Ayland } 653*02a3ce56SMark Cave-Ayland break; 6548baa1472SMark Cave-Ayland } 6558baa1472SMark Cave-Ayland break; 6568baa1472SMark Cave-Ayland 6578baa1472SMark Cave-Ayland case STAT_MI: 6588baa1472SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 6598baa1472SMark Cave-Ayland case CMD_ICCS | CMD_DMA: 6608baa1472SMark Cave-Ayland len = MIN(len, 1); 6618baa1472SMark Cave-Ayland 6628baa1472SMark Cave-Ayland if (len) { 6638baa1472SMark Cave-Ayland buf[0] = 0; 6648baa1472SMark Cave-Ayland 6658baa1472SMark Cave-Ayland if (s->dma_memory_write) { 6668baa1472SMark Cave-Ayland s->dma_memory_write(s->dma_opaque, buf, len); 6678baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6688baa1472SMark Cave-Ayland } else { 6698baa1472SMark Cave-Ayland fifo8_push_all(&s->fifo, buf, len); 6708baa1472SMark Cave-Ayland esp_set_tc(s, esp_get_tc(s) - len); 6718baa1472SMark Cave-Ayland } 6728baa1472SMark Cave-Ayland 6738baa1472SMark Cave-Ayland /* Raise end of command interrupt */ 6740ee71db4SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 6758baa1472SMark Cave-Ayland esp_raise_irq(s); 6768baa1472SMark Cave-Ayland } 6778baa1472SMark Cave-Ayland break; 6788baa1472SMark Cave-Ayland } 6798baa1472SMark Cave-Ayland break; 68074d71ea1SLaurent Vivier } 681a917d384Spbrook } 682a917d384Spbrook 683a1b8d389SMark Cave-Ayland static void esp_nodma_ti_dataout(ESPState *s) 684a1b8d389SMark Cave-Ayland { 685a1b8d389SMark Cave-Ayland int len; 686a1b8d389SMark Cave-Ayland 687a1b8d389SMark Cave-Ayland if (!s->current_req) { 688a1b8d389SMark Cave-Ayland return; 689a1b8d389SMark Cave-Ayland } 690a1b8d389SMark Cave-Ayland if (s->async_len == 0) { 691a1b8d389SMark Cave-Ayland /* Defer until data is available. */ 692a1b8d389SMark Cave-Ayland return; 693a1b8d389SMark Cave-Ayland } 694a1b8d389SMark Cave-Ayland len = MIN(s->async_len, ESP_FIFO_SZ); 695a1b8d389SMark Cave-Ayland len = MIN(len, fifo8_num_used(&s->fifo)); 696a1b8d389SMark Cave-Ayland esp_fifo_pop_buf(&s->fifo, s->async_buf, len); 697a1b8d389SMark Cave-Ayland s->async_buf += len; 698a1b8d389SMark Cave-Ayland s->async_len -= len; 699a1b8d389SMark Cave-Ayland s->ti_size += len; 700a1b8d389SMark Cave-Ayland 701a1b8d389SMark Cave-Ayland if (s->async_len == 0) { 702a1b8d389SMark Cave-Ayland scsi_req_continue(s->current_req); 703a1b8d389SMark Cave-Ayland return; 704a1b8d389SMark Cave-Ayland } 705a1b8d389SMark Cave-Ayland 706a1b8d389SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 707a1b8d389SMark Cave-Ayland esp_raise_irq(s); 708a1b8d389SMark Cave-Ayland } 709a1b8d389SMark Cave-Ayland 7101b9e48a5SMark Cave-Ayland static void esp_do_nodma(ESPState *s) 7111b9e48a5SMark Cave-Ayland { 7122572689bSMark Cave-Ayland uint8_t buf[ESP_FIFO_SZ]; 7137b320a8eSMark Cave-Ayland uint32_t cmdlen; 714a1b8d389SMark Cave-Ayland int n; 7151b9e48a5SMark Cave-Ayland 71683e803deSMark Cave-Ayland switch (esp_get_phase(s)) { 71783e803deSMark Cave-Ayland case STAT_MO: 7182572689bSMark Cave-Ayland /* Copy FIFO into cmdfifo */ 7192572689bSMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 7202572689bSMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 7212572689bSMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 72279a6c7c6SMark Cave-Ayland s->cmdfifo_cdb_offset += n; 7232572689bSMark Cave-Ayland 7245d02add4SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 7255d02add4SMark Cave-Ayland case CMD_SELATN: 7265d02add4SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 7275d02add4SMark Cave-Ayland /* First byte received, switch to command phase */ 7285d02add4SMark Cave-Ayland esp_set_phase(s, STAT_CD); 7295d02add4SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 7305d02add4SMark Cave-Ayland 7315d02add4SMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) > 1) { 7325d02add4SMark Cave-Ayland /* Process any additional command phase data */ 7335d02add4SMark Cave-Ayland esp_do_nodma(s); 7345d02add4SMark Cave-Ayland } 7355d02add4SMark Cave-Ayland } 7365d02add4SMark Cave-Ayland break; 7375d02add4SMark Cave-Ayland 7385d02add4SMark Cave-Ayland case CMD_SELATNS: 739d39592ffSMark Cave-Ayland if (fifo8_num_used(&s->cmdfifo) >= 1) { 7405d02add4SMark Cave-Ayland /* First byte received, stop in message out phase */ 7415d02add4SMark Cave-Ayland s->cmdfifo_cdb_offset = 1; 7425d02add4SMark Cave-Ayland 7435d02add4SMark Cave-Ayland /* Raise command completion interrupt */ 7445d02add4SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 7455d02add4SMark Cave-Ayland esp_raise_irq(s); 7465d02add4SMark Cave-Ayland } 7475d02add4SMark Cave-Ayland break; 7485d02add4SMark Cave-Ayland 7495d02add4SMark Cave-Ayland case CMD_TI: 7505d02add4SMark Cave-Ayland /* ATN remains asserted until FIFO empty */ 7511b9e48a5SMark Cave-Ayland s->cmdfifo_cdb_offset = fifo8_num_used(&s->cmdfifo); 752abc139cdSMark Cave-Ayland esp_set_phase(s, STAT_CD); 753cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 7541b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7551b9e48a5SMark Cave-Ayland esp_raise_irq(s); 75679a6c7c6SMark Cave-Ayland break; 7575d02add4SMark Cave-Ayland } 7585d02add4SMark Cave-Ayland break; 75979a6c7c6SMark Cave-Ayland 76079a6c7c6SMark Cave-Ayland case STAT_CD: 76179a6c7c6SMark Cave-Ayland /* Copy FIFO into cmdfifo */ 76279a6c7c6SMark Cave-Ayland n = esp_fifo_pop_buf(&s->fifo, buf, fifo8_num_used(&s->fifo)); 76379a6c7c6SMark Cave-Ayland n = MIN(fifo8_num_free(&s->cmdfifo), n); 76479a6c7c6SMark Cave-Ayland fifo8_push_all(&s->cmdfifo, buf, n); 76579a6c7c6SMark Cave-Ayland 7665d02add4SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 7675d02add4SMark Cave-Ayland case CMD_TI: 76879a6c7c6SMark Cave-Ayland cmdlen = fifo8_num_used(&s->cmdfifo); 76979a6c7c6SMark Cave-Ayland trace_esp_handle_ti_cmd(cmdlen); 77079a6c7c6SMark Cave-Ayland 7715d02add4SMark Cave-Ayland /* CDB may be transferred in one or more TI commands */ 7725d02add4SMark Cave-Ayland if (esp_cdb_length(s) && esp_cdb_length(s) == 7735d02add4SMark Cave-Ayland fifo8_num_used(&s->cmdfifo) - s->cmdfifo_cdb_offset) { 77479a6c7c6SMark Cave-Ayland /* Command has been received */ 77579a6c7c6SMark Cave-Ayland do_cmd(s); 7765d02add4SMark Cave-Ayland } else { 7775d02add4SMark Cave-Ayland /* 7785d02add4SMark Cave-Ayland * If data was transferred from the FIFO then raise bus 7795d02add4SMark Cave-Ayland * service interrupt to indicate transfer complete. Otherwise 7805d02add4SMark Cave-Ayland * defer until the next FIFO write. 7815d02add4SMark Cave-Ayland */ 7825d02add4SMark Cave-Ayland if (n) { 7835d02add4SMark Cave-Ayland /* Raise interrupt to indicate transfer complete */ 7845d02add4SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 7855d02add4SMark Cave-Ayland esp_raise_irq(s); 7865d02add4SMark Cave-Ayland } 7875d02add4SMark Cave-Ayland } 7885d02add4SMark Cave-Ayland break; 7895d02add4SMark Cave-Ayland 7905d02add4SMark Cave-Ayland case CMD_SEL: 7915d02add4SMark Cave-Ayland case CMD_SELATN: 7925d02add4SMark Cave-Ayland /* FIFO already contain entire CDB */ 7935d02add4SMark Cave-Ayland do_cmd(s); 7945d02add4SMark Cave-Ayland break; 7955d02add4SMark Cave-Ayland } 79683e803deSMark Cave-Ayland break; 7971b9e48a5SMark Cave-Ayland 7989d1aa52bSMark Cave-Ayland case STAT_DO: 7995d02add4SMark Cave-Ayland /* Accumulate data in FIFO until non-DMA TI is executed */ 8009d1aa52bSMark Cave-Ayland break; 8019d1aa52bSMark Cave-Ayland 8029d1aa52bSMark Cave-Ayland case STAT_DI: 8039d1aa52bSMark Cave-Ayland if (!s->current_req) { 8049d1aa52bSMark Cave-Ayland return; 8059d1aa52bSMark Cave-Ayland } 8069d1aa52bSMark Cave-Ayland if (s->async_len == 0) { 8079d1aa52bSMark Cave-Ayland /* Defer until data is available. */ 8089d1aa52bSMark Cave-Ayland return; 8099d1aa52bSMark Cave-Ayland } 8106ef2cabcSMark Cave-Ayland if (fifo8_is_empty(&s->fifo)) { 8116ef2cabcSMark Cave-Ayland fifo8_push(&s->fifo, s->async_buf[0]); 8126ef2cabcSMark Cave-Ayland s->async_buf++; 8136ef2cabcSMark Cave-Ayland s->async_len--; 8146ef2cabcSMark Cave-Ayland s->ti_size--; 8156ef2cabcSMark Cave-Ayland } 8161b9e48a5SMark Cave-Ayland 8171b9e48a5SMark Cave-Ayland if (s->async_len == 0) { 8181b9e48a5SMark Cave-Ayland scsi_req_continue(s->current_req); 8191b9e48a5SMark Cave-Ayland return; 8201b9e48a5SMark Cave-Ayland } 8211b9e48a5SMark Cave-Ayland 8229655f72cSMark Cave-Ayland /* If preloading the FIFO, defer until TI command issued */ 8239655f72cSMark Cave-Ayland if (s->rregs[ESP_CMD] != CMD_TI) { 8249655f72cSMark Cave-Ayland return; 8259655f72cSMark Cave-Ayland } 8269655f72cSMark Cave-Ayland 8271b9e48a5SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 8281b9e48a5SMark Cave-Ayland esp_raise_irq(s); 8299d1aa52bSMark Cave-Ayland break; 83083428f7aSMark Cave-Ayland 83183428f7aSMark Cave-Ayland case STAT_ST: 83283428f7aSMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 83383428f7aSMark Cave-Ayland case CMD_ICCS: 83483428f7aSMark Cave-Ayland fifo8_push(&s->fifo, s->status); 83583428f7aSMark Cave-Ayland esp_set_phase(s, STAT_MI); 83683428f7aSMark Cave-Ayland 83783428f7aSMark Cave-Ayland /* Process any message in phase data */ 83883428f7aSMark Cave-Ayland esp_do_nodma(s); 83983428f7aSMark Cave-Ayland break; 84083428f7aSMark Cave-Ayland } 84183428f7aSMark Cave-Ayland break; 84283428f7aSMark Cave-Ayland 84383428f7aSMark Cave-Ayland case STAT_MI: 84483428f7aSMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 84583428f7aSMark Cave-Ayland case CMD_ICCS: 84683428f7aSMark Cave-Ayland fifo8_push(&s->fifo, 0); 84783428f7aSMark Cave-Ayland 8480ee71db4SMark Cave-Ayland /* Raise end of command interrupt */ 8490ee71db4SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 85083428f7aSMark Cave-Ayland esp_raise_irq(s); 85183428f7aSMark Cave-Ayland break; 85283428f7aSMark Cave-Ayland } 85383428f7aSMark Cave-Ayland break; 8549d1aa52bSMark Cave-Ayland } 8551b9e48a5SMark Cave-Ayland } 8561b9e48a5SMark Cave-Ayland 8574aaa6ac3SMark Cave-Ayland void esp_command_complete(SCSIRequest *req, size_t resid) 858a917d384Spbrook { 8594aaa6ac3SMark Cave-Ayland ESPState *s = req->hba_private; 8605a83e83eSMark Cave-Ayland int to_device = (esp_get_phase(s) == STAT_DO); 8614aaa6ac3SMark Cave-Ayland 862bf4b9889SBlue Swirl trace_esp_command_complete(); 8636ef2cabcSMark Cave-Ayland 8646ef2cabcSMark Cave-Ayland /* 8656ef2cabcSMark Cave-Ayland * Non-DMA transfers from the target will leave the last byte in 8666ef2cabcSMark Cave-Ayland * the FIFO so don't reset ti_size in this case 8676ef2cabcSMark Cave-Ayland */ 8686ef2cabcSMark Cave-Ayland if (s->dma || to_device) { 869c6df7102SPaolo Bonzini if (s->ti_size != 0) { 870bf4b9889SBlue Swirl trace_esp_command_complete_unexpected(); 871c6df7102SPaolo Bonzini } 8726ef2cabcSMark Cave-Ayland } 8736ef2cabcSMark Cave-Ayland 874a917d384Spbrook s->async_len = 0; 8754aaa6ac3SMark Cave-Ayland if (req->status) { 876bf4b9889SBlue Swirl trace_esp_command_complete_fail(); 877c6df7102SPaolo Bonzini } 8784aaa6ac3SMark Cave-Ayland s->status = req->status; 8796ef2cabcSMark Cave-Ayland 8806ef2cabcSMark Cave-Ayland /* 881cb988199SMark Cave-Ayland * Switch to status phase. For non-DMA transfers from the target the last 882cb988199SMark Cave-Ayland * byte is still in the FIFO 8836ef2cabcSMark Cave-Ayland */ 8848bb22495SMark Cave-Ayland s->ti_size = 0; 8858bb22495SMark Cave-Ayland 8868bb22495SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 8878bb22495SMark Cave-Ayland case CMD_SEL | CMD_DMA: 8888bb22495SMark Cave-Ayland case CMD_SEL: 8898bb22495SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 8908bb22495SMark Cave-Ayland case CMD_SELATN: 891cb988199SMark Cave-Ayland /* 8928bb22495SMark Cave-Ayland * No data phase for sequencer command so raise deferred bus service 893c90b2792SMark Cave-Ayland * and function complete interrupt 894cb988199SMark Cave-Ayland */ 895c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 8968bb22495SMark Cave-Ayland break; 897cb22ce50SMark Cave-Ayland 898cb22ce50SMark Cave-Ayland case CMD_TI | CMD_DMA: 899cb22ce50SMark Cave-Ayland case CMD_TI: 900cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 901cb22ce50SMark Cave-Ayland break; 9026ef2cabcSMark Cave-Ayland } 9036ef2cabcSMark Cave-Ayland 9048bb22495SMark Cave-Ayland /* Raise bus service interrupt to indicate change to STATUS phase */ 9058bb22495SMark Cave-Ayland esp_set_phase(s, STAT_ST); 9068bb22495SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 9078bb22495SMark Cave-Ayland esp_raise_irq(s); 908*02a3ce56SMark Cave-Ayland 909*02a3ce56SMark Cave-Ayland /* Ensure DRQ is set correctly for TC underflow or normal completion */ 910*02a3ce56SMark Cave-Ayland esp_dma_ti_check(s); 9118bb22495SMark Cave-Ayland 9125c6c0e51SHannes Reinecke if (s->current_req) { 9135c6c0e51SHannes Reinecke scsi_req_unref(s->current_req); 9145c6c0e51SHannes Reinecke s->current_req = NULL; 915a917d384Spbrook s->current_dev = NULL; 9165c6c0e51SHannes Reinecke } 917c6df7102SPaolo Bonzini } 918c6df7102SPaolo Bonzini 9199c7e23fcSHervé Poussineau void esp_transfer_data(SCSIRequest *req, uint32_t len) 920c6df7102SPaolo Bonzini { 921e6810db8SHervé Poussineau ESPState *s = req->hba_private; 9226cc88d6bSMark Cave-Ayland uint32_t dmalen = esp_get_tc(s); 923c6df7102SPaolo Bonzini 9246cc88d6bSMark Cave-Ayland trace_esp_transfer_data(dmalen, s->ti_size); 925aba1f023SPaolo Bonzini s->async_len = len; 9260c34459bSPaolo Bonzini s->async_buf = scsi_req_get_buf(req); 9274e78f3bfSMark Cave-Ayland 928c90b2792SMark Cave-Ayland if (!s->data_ready) { 929a4608fa0SMark Cave-Ayland s->data_ready = true; 930a4608fa0SMark Cave-Ayland 931a4608fa0SMark Cave-Ayland switch (s->rregs[ESP_CMD]) { 932a4608fa0SMark Cave-Ayland case CMD_SEL | CMD_DMA: 933a4608fa0SMark Cave-Ayland case CMD_SEL: 934a4608fa0SMark Cave-Ayland case CMD_SELATN | CMD_DMA: 935a4608fa0SMark Cave-Ayland case CMD_SELATN: 936c90b2792SMark Cave-Ayland /* 937c90b2792SMark Cave-Ayland * Initial incoming data xfer is complete for sequencer command 938c90b2792SMark Cave-Ayland * so raise deferred bus service and function complete interrupt 939c90b2792SMark Cave-Ayland */ 940c90b2792SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS | INTR_FC; 941c90b2792SMark Cave-Ayland break; 942c90b2792SMark Cave-Ayland 943a4608fa0SMark Cave-Ayland case CMD_SELATNS | CMD_DMA: 944a4608fa0SMark Cave-Ayland case CMD_SELATNS: 9454e78f3bfSMark Cave-Ayland /* 9464e78f3bfSMark Cave-Ayland * Initial incoming data xfer is complete so raise command 9474e78f3bfSMark Cave-Ayland * completion interrupt 9484e78f3bfSMark Cave-Ayland */ 9494e78f3bfSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 950a4608fa0SMark Cave-Ayland break; 951a4608fa0SMark Cave-Ayland 952a4608fa0SMark Cave-Ayland case CMD_TI | CMD_DMA: 953a4608fa0SMark Cave-Ayland case CMD_TI: 954a4608fa0SMark Cave-Ayland /* 955a4608fa0SMark Cave-Ayland * Bus service interrupt raised because of initial change to 956a4608fa0SMark Cave-Ayland * DATA phase 957a4608fa0SMark Cave-Ayland */ 958cb22ce50SMark Cave-Ayland s->rregs[ESP_CMD] = 0; 959a4608fa0SMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_BS; 960a4608fa0SMark Cave-Ayland break; 961a4608fa0SMark Cave-Ayland } 962c90b2792SMark Cave-Ayland 963c90b2792SMark Cave-Ayland esp_raise_irq(s); 9644e78f3bfSMark Cave-Ayland } 9654e78f3bfSMark Cave-Ayland 9661b9e48a5SMark Cave-Ayland /* 9671b9e48a5SMark Cave-Ayland * Always perform the initial transfer upon reception of the next TI 9681b9e48a5SMark Cave-Ayland * command to ensure the DMA/non-DMA status of the command is correct. 9691b9e48a5SMark Cave-Ayland * It is not possible to use s->dma directly in the section below as 9701b9e48a5SMark Cave-Ayland * some OSs send non-DMA NOP commands after a DMA transfer. Hence if the 9711b9e48a5SMark Cave-Ayland * async data transfer is delayed then s->dma is set incorrectly. 9721b9e48a5SMark Cave-Ayland */ 9731b9e48a5SMark Cave-Ayland 97482003450SMark Cave-Ayland if (s->rregs[ESP_CMD] == (CMD_TI | CMD_DMA)) { 975a79e767aSMark Cave-Ayland /* When the SCSI layer returns more data, raise deferred INTR_BS */ 976004826d0SMark Cave-Ayland esp_dma_ti_check(s); 977a79e767aSMark Cave-Ayland 978a79e767aSMark Cave-Ayland esp_do_dma(s); 97982003450SMark Cave-Ayland } else if (s->rregs[ESP_CMD] == CMD_TI) { 9801b9e48a5SMark Cave-Ayland esp_do_nodma(s); 9811b9e48a5SMark Cave-Ayland } 982a917d384Spbrook } 9832e5d83bbSpbrook 9842f275b8fSbellard static void handle_ti(ESPState *s) 9852f275b8fSbellard { 9861b9e48a5SMark Cave-Ayland uint32_t dmalen; 9872f275b8fSbellard 9887246e160SHervé Poussineau if (s->dma && !s->dma_enabled) { 9897246e160SHervé Poussineau s->dma_cb = handle_ti; 9907246e160SHervé Poussineau return; 9917246e160SHervé Poussineau } 9927246e160SHervé Poussineau 9934f6200f0Sbellard if (s->dma) { 9941b9e48a5SMark Cave-Ayland dmalen = esp_get_tc(s); 995b76624deSMark Cave-Ayland trace_esp_handle_ti(dmalen); 9964d611c9aSpbrook esp_do_dma(s); 997799d90d8SMark Cave-Ayland } else { 9981b9e48a5SMark Cave-Ayland trace_esp_handle_ti(s->ti_size); 9991b9e48a5SMark Cave-Ayland esp_do_nodma(s); 10005d02add4SMark Cave-Ayland 10015d02add4SMark Cave-Ayland if (esp_get_phase(s) == STAT_DO) { 10025d02add4SMark Cave-Ayland esp_nodma_ti_dataout(s); 10035d02add4SMark Cave-Ayland } 10044f6200f0Sbellard } 10052f275b8fSbellard } 10062f275b8fSbellard 10079c7e23fcSHervé Poussineau void esp_hard_reset(ESPState *s) 10086f7e9aecSbellard { 10095aca8c3bSblueswir1 memset(s->rregs, 0, ESP_REGS); 10105aca8c3bSblueswir1 memset(s->wregs, 0, ESP_REGS); 1011c9cf45c1SHannes Reinecke s->tchi_written = 0; 10124e9aec74Spbrook s->ti_size = 0; 10133f26c975SMark Cave-Ayland s->async_len = 0; 1014042879fcSMark Cave-Ayland fifo8_reset(&s->fifo); 1015023666daSMark Cave-Ayland fifo8_reset(&s->cmdfifo); 10164e9aec74Spbrook s->dma = 0; 101773d74342SBlue Swirl s->dma_cb = NULL; 10188dea1dd4Sblueswir1 10198dea1dd4Sblueswir1 s->rregs[ESP_CFG1] = 7; 10206f7e9aecSbellard } 10216f7e9aecSbellard 1022a391fdbcSHervé Poussineau static void esp_soft_reset(ESPState *s) 102385948643SBlue Swirl { 102485948643SBlue Swirl qemu_irq_lower(s->irq); 102574d71ea1SLaurent Vivier qemu_irq_lower(s->irq_data); 1026a391fdbcSHervé Poussineau esp_hard_reset(s); 102785948643SBlue Swirl } 102885948643SBlue Swirl 1029c6e51f1bSJohn Millikin static void esp_bus_reset(ESPState *s) 1030c6e51f1bSJohn Millikin { 10314a5fc890SPeter Maydell bus_cold_reset(BUS(&s->bus)); 1032c6e51f1bSJohn Millikin } 1033c6e51f1bSJohn Millikin 1034a391fdbcSHervé Poussineau static void parent_esp_reset(ESPState *s, int irq, int level) 10352d069babSblueswir1 { 103685948643SBlue Swirl if (level) { 1037a391fdbcSHervé Poussineau esp_soft_reset(s); 103885948643SBlue Swirl } 10392d069babSblueswir1 } 10402d069babSblueswir1 1041f21fe39dSMark Cave-Ayland static void esp_run_cmd(ESPState *s) 1042f21fe39dSMark Cave-Ayland { 1043f21fe39dSMark Cave-Ayland uint8_t cmd = s->rregs[ESP_CMD]; 1044f21fe39dSMark Cave-Ayland 1045f21fe39dSMark Cave-Ayland if (cmd & CMD_DMA) { 1046f21fe39dSMark Cave-Ayland s->dma = 1; 1047f21fe39dSMark Cave-Ayland /* Reload DMA counter. */ 1048f21fe39dSMark Cave-Ayland if (esp_get_stc(s) == 0) { 1049f21fe39dSMark Cave-Ayland esp_set_tc(s, 0x10000); 1050f21fe39dSMark Cave-Ayland } else { 1051f21fe39dSMark Cave-Ayland esp_set_tc(s, esp_get_stc(s)); 1052f21fe39dSMark Cave-Ayland } 1053f21fe39dSMark Cave-Ayland } else { 1054f21fe39dSMark Cave-Ayland s->dma = 0; 1055f21fe39dSMark Cave-Ayland } 1056f21fe39dSMark Cave-Ayland switch (cmd & CMD_CMD) { 1057f21fe39dSMark Cave-Ayland case CMD_NOP: 1058f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_nop(cmd); 1059f21fe39dSMark Cave-Ayland break; 1060f21fe39dSMark Cave-Ayland case CMD_FLUSH: 1061f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_flush(cmd); 1062f21fe39dSMark Cave-Ayland fifo8_reset(&s->fifo); 1063f21fe39dSMark Cave-Ayland break; 1064f21fe39dSMark Cave-Ayland case CMD_RESET: 1065f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_reset(cmd); 1066f21fe39dSMark Cave-Ayland esp_soft_reset(s); 1067f21fe39dSMark Cave-Ayland break; 1068f21fe39dSMark Cave-Ayland case CMD_BUSRESET: 1069f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_bus_reset(cmd); 1070f21fe39dSMark Cave-Ayland esp_bus_reset(s); 1071f21fe39dSMark Cave-Ayland if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { 1072f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_RST; 1073f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1074f21fe39dSMark Cave-Ayland } 1075f21fe39dSMark Cave-Ayland break; 1076f21fe39dSMark Cave-Ayland case CMD_TI: 1077f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ti(cmd); 1078f21fe39dSMark Cave-Ayland handle_ti(s); 1079f21fe39dSMark Cave-Ayland break; 1080f21fe39dSMark Cave-Ayland case CMD_ICCS: 1081f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_iccs(cmd); 1082f21fe39dSMark Cave-Ayland write_response(s); 1083f21fe39dSMark Cave-Ayland break; 1084f21fe39dSMark Cave-Ayland case CMD_MSGACC: 1085f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_msgacc(cmd); 1086f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_DC; 1087f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1088f21fe39dSMark Cave-Ayland s->rregs[ESP_RFLAGS] = 0; 1089f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1090f21fe39dSMark Cave-Ayland break; 1091f21fe39dSMark Cave-Ayland case CMD_PAD: 1092f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_pad(cmd); 1093f21fe39dSMark Cave-Ayland s->rregs[ESP_RSTAT] = STAT_TC; 1094f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] |= INTR_FC; 1095f21fe39dSMark Cave-Ayland s->rregs[ESP_RSEQ] = 0; 1096f21fe39dSMark Cave-Ayland break; 1097f21fe39dSMark Cave-Ayland case CMD_SATN: 1098f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_satn(cmd); 1099f21fe39dSMark Cave-Ayland break; 1100f21fe39dSMark Cave-Ayland case CMD_RSTATN: 1101f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_rstatn(cmd); 1102f21fe39dSMark Cave-Ayland break; 1103f21fe39dSMark Cave-Ayland case CMD_SEL: 1104f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_sel(cmd); 1105f21fe39dSMark Cave-Ayland handle_s_without_atn(s); 1106f21fe39dSMark Cave-Ayland break; 1107f21fe39dSMark Cave-Ayland case CMD_SELATN: 1108f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatn(cmd); 1109f21fe39dSMark Cave-Ayland handle_satn(s); 1110f21fe39dSMark Cave-Ayland break; 1111f21fe39dSMark Cave-Ayland case CMD_SELATNS: 1112f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_selatns(cmd); 1113f21fe39dSMark Cave-Ayland handle_satn_stop(s); 1114f21fe39dSMark Cave-Ayland break; 1115f21fe39dSMark Cave-Ayland case CMD_ENSEL: 1116f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_ensel(cmd); 1117f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1118f21fe39dSMark Cave-Ayland break; 1119f21fe39dSMark Cave-Ayland case CMD_DISSEL: 1120f21fe39dSMark Cave-Ayland trace_esp_mem_writeb_cmd_dissel(cmd); 1121f21fe39dSMark Cave-Ayland s->rregs[ESP_RINTR] = 0; 1122f21fe39dSMark Cave-Ayland esp_raise_irq(s); 1123f21fe39dSMark Cave-Ayland break; 1124f21fe39dSMark Cave-Ayland default: 1125f21fe39dSMark Cave-Ayland trace_esp_error_unhandled_command(cmd); 1126f21fe39dSMark Cave-Ayland break; 1127f21fe39dSMark Cave-Ayland } 1128f21fe39dSMark Cave-Ayland } 1129f21fe39dSMark Cave-Ayland 11309c7e23fcSHervé Poussineau uint64_t esp_reg_read(ESPState *s, uint32_t saddr) 113173d74342SBlue Swirl { 1132b630c075SMark Cave-Ayland uint32_t val; 113373d74342SBlue Swirl 11346f7e9aecSbellard switch (saddr) { 11355ad6bb97Sblueswir1 case ESP_FIFO: 11361b9e48a5SMark Cave-Ayland if (s->dma_memory_read && s->dma_memory_write && 11371b9e48a5SMark Cave-Ayland (s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { 11388dea1dd4Sblueswir1 /* Data out. */ 1139ff589551SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); 11405ad6bb97Sblueswir1 s->rregs[ESP_FIFO] = 0; 1141042879fcSMark Cave-Ayland } else { 1142c5fef911SMark Cave-Ayland s->rregs[ESP_FIFO] = esp_fifo_pop(&s->fifo); 11434f6200f0Sbellard } 1144b630c075SMark Cave-Ayland val = s->rregs[ESP_FIFO]; 11454f6200f0Sbellard break; 11465ad6bb97Sblueswir1 case ESP_RINTR: 114794d5c79dSMark Cave-Ayland /* 114894d5c79dSMark Cave-Ayland * Clear sequence step, interrupt register and all status bits 114994d5c79dSMark Cave-Ayland * except TC 115094d5c79dSMark Cave-Ayland */ 1151b630c075SMark Cave-Ayland val = s->rregs[ESP_RINTR]; 11522814df28SBlue Swirl s->rregs[ESP_RINTR] = 0; 1153d294b77aSMark Cave-Ayland esp_lower_irq(s); 1154d68212cdSMark Cave-Ayland s->rregs[ESP_RSTAT] &= STAT_TC | 7; 1155af947a3dSMark Cave-Ayland /* 1156af947a3dSMark Cave-Ayland * According to the datasheet ESP_RSEQ should be cleared, but as the 1157af947a3dSMark Cave-Ayland * emulation currently defers information transfers to the next TI 1158af947a3dSMark Cave-Ayland * command leave it for now so that pedantic guests such as the old 1159af947a3dSMark Cave-Ayland * Linux 2.6 driver see the correct flags before the next SCSI phase 1160af947a3dSMark Cave-Ayland * transition. 1161af947a3dSMark Cave-Ayland * 1162af947a3dSMark Cave-Ayland * s->rregs[ESP_RSEQ] = SEQ_0; 1163af947a3dSMark Cave-Ayland */ 1164b630c075SMark Cave-Ayland break; 1165c9cf45c1SHannes Reinecke case ESP_TCHI: 1166c9cf45c1SHannes Reinecke /* Return the unique id if the value has never been written */ 1167c9cf45c1SHannes Reinecke if (!s->tchi_written) { 1168b630c075SMark Cave-Ayland val = s->chip_id; 1169b630c075SMark Cave-Ayland } else { 1170b630c075SMark Cave-Ayland val = s->rregs[saddr]; 1171c9cf45c1SHannes Reinecke } 1172b630c075SMark Cave-Ayland break; 1173238ec4d7SMark Cave-Ayland case ESP_RFLAGS: 1174238ec4d7SMark Cave-Ayland /* Bottom 5 bits indicate number of bytes in FIFO */ 1175238ec4d7SMark Cave-Ayland val = fifo8_num_used(&s->fifo); 1176238ec4d7SMark Cave-Ayland break; 11776f7e9aecSbellard default: 1178b630c075SMark Cave-Ayland val = s->rregs[saddr]; 11796f7e9aecSbellard break; 11806f7e9aecSbellard } 1181b630c075SMark Cave-Ayland 1182b630c075SMark Cave-Ayland trace_esp_mem_readb(saddr, val); 1183b630c075SMark Cave-Ayland return val; 11846f7e9aecSbellard } 11856f7e9aecSbellard 11869c7e23fcSHervé Poussineau void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) 11876f7e9aecSbellard { 1188bf4b9889SBlue Swirl trace_esp_mem_writeb(saddr, s->wregs[saddr], val); 11896f7e9aecSbellard switch (saddr) { 1190c9cf45c1SHannes Reinecke case ESP_TCHI: 1191c9cf45c1SHannes Reinecke s->tchi_written = true; 1192c9cf45c1SHannes Reinecke /* fall through */ 11935ad6bb97Sblueswir1 case ESP_TCLO: 11945ad6bb97Sblueswir1 case ESP_TCMID: 11955ad6bb97Sblueswir1 s->rregs[ESP_RSTAT] &= ~STAT_TC; 11964f6200f0Sbellard break; 11975ad6bb97Sblueswir1 case ESP_FIFO: 11982572689bSMark Cave-Ayland if (!fifo8_is_full(&s->fifo)) { 11992572689bSMark Cave-Ayland esp_fifo_push(&s->fifo, val); 12002572689bSMark Cave-Ayland } 12015d02add4SMark Cave-Ayland esp_do_nodma(s); 12024f6200f0Sbellard break; 12035ad6bb97Sblueswir1 case ESP_CMD: 12044f6200f0Sbellard s->rregs[saddr] = val; 1205f21fe39dSMark Cave-Ayland esp_run_cmd(s); 12066f7e9aecSbellard break; 12075ad6bb97Sblueswir1 case ESP_WBUSID ... ESP_WSYNO: 12084f6200f0Sbellard break; 12095ad6bb97Sblueswir1 case ESP_CFG1: 12109ea73f8bSPaolo Bonzini case ESP_CFG2: case ESP_CFG3: 12119ea73f8bSPaolo Bonzini case ESP_RES3: case ESP_RES4: 12124f6200f0Sbellard s->rregs[saddr] = val; 12134f6200f0Sbellard break; 12145ad6bb97Sblueswir1 case ESP_WCCF ... ESP_WTEST: 12154f6200f0Sbellard break; 12166f7e9aecSbellard default: 12173af4e9aaSHervé Poussineau trace_esp_error_invalid_write(val, saddr); 12188dea1dd4Sblueswir1 return; 12196f7e9aecSbellard } 12202f275b8fSbellard s->wregs[saddr] = val; 12216f7e9aecSbellard } 12226f7e9aecSbellard 1223a8170e5eSAvi Kivity static bool esp_mem_accepts(void *opaque, hwaddr addr, 12248372d383SPeter Maydell unsigned size, bool is_write, 12258372d383SPeter Maydell MemTxAttrs attrs) 122667bb5314SAvi Kivity { 122767bb5314SAvi Kivity return (size == 1) || (is_write && size == 4); 122867bb5314SAvi Kivity } 12296f7e9aecSbellard 12306cc88d6bSMark Cave-Ayland static bool esp_is_before_version_5(void *opaque, int version_id) 12316cc88d6bSMark Cave-Ayland { 12326cc88d6bSMark Cave-Ayland ESPState *s = ESP(opaque); 12336cc88d6bSMark Cave-Ayland 12346cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12356cc88d6bSMark Cave-Ayland return version_id < 5; 12366cc88d6bSMark Cave-Ayland } 12376cc88d6bSMark Cave-Ayland 12384e78f3bfSMark Cave-Ayland static bool esp_is_version_5(void *opaque, int version_id) 12394e78f3bfSMark Cave-Ayland { 12404e78f3bfSMark Cave-Ayland ESPState *s = ESP(opaque); 12414e78f3bfSMark Cave-Ayland 12424e78f3bfSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12430bcd5a18SMark Cave-Ayland return version_id >= 5; 12444e78f3bfSMark Cave-Ayland } 12454e78f3bfSMark Cave-Ayland 12464eb86065SPaolo Bonzini static bool esp_is_version_6(void *opaque, int version_id) 12474eb86065SPaolo Bonzini { 12484eb86065SPaolo Bonzini ESPState *s = ESP(opaque); 12494eb86065SPaolo Bonzini 12504eb86065SPaolo Bonzini version_id = MIN(version_id, s->mig_version_id); 12514eb86065SPaolo Bonzini return version_id >= 6; 12524eb86065SPaolo Bonzini } 12534eb86065SPaolo Bonzini 125482003450SMark Cave-Ayland static bool esp_is_between_version_5_and_6(void *opaque, int version_id) 125582003450SMark Cave-Ayland { 125682003450SMark Cave-Ayland ESPState *s = ESP(opaque); 125782003450SMark Cave-Ayland 125882003450SMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 125982003450SMark Cave-Ayland return version_id >= 5 && version_id <= 6; 126082003450SMark Cave-Ayland } 126182003450SMark Cave-Ayland 1262ff4a1dabSMark Cave-Ayland int esp_pre_save(void *opaque) 12630bd005beSMark Cave-Ayland { 1264ff4a1dabSMark Cave-Ayland ESPState *s = ESP(object_resolve_path_component( 1265ff4a1dabSMark Cave-Ayland OBJECT(opaque), "esp")); 12660bd005beSMark Cave-Ayland 12670bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12680bd005beSMark Cave-Ayland return 0; 12690bd005beSMark Cave-Ayland } 12700bd005beSMark Cave-Ayland 12710bd005beSMark Cave-Ayland static int esp_post_load(void *opaque, int version_id) 12720bd005beSMark Cave-Ayland { 12730bd005beSMark Cave-Ayland ESPState *s = ESP(opaque); 1274042879fcSMark Cave-Ayland int len, i; 12750bd005beSMark Cave-Ayland 12766cc88d6bSMark Cave-Ayland version_id = MIN(version_id, s->mig_version_id); 12776cc88d6bSMark Cave-Ayland 12786cc88d6bSMark Cave-Ayland if (version_id < 5) { 12796cc88d6bSMark Cave-Ayland esp_set_tc(s, s->mig_dma_left); 1280042879fcSMark Cave-Ayland 1281042879fcSMark Cave-Ayland /* Migrate ti_buf to fifo */ 1282042879fcSMark Cave-Ayland len = s->mig_ti_wptr - s->mig_ti_rptr; 1283042879fcSMark Cave-Ayland for (i = 0; i < len; i++) { 1284042879fcSMark Cave-Ayland fifo8_push(&s->fifo, s->mig_ti_buf[i]); 1285042879fcSMark Cave-Ayland } 1286023666daSMark Cave-Ayland 1287023666daSMark Cave-Ayland /* Migrate cmdbuf to cmdfifo */ 1288023666daSMark Cave-Ayland for (i = 0; i < s->mig_cmdlen; i++) { 1289023666daSMark Cave-Ayland fifo8_push(&s->cmdfifo, s->mig_cmdbuf[i]); 1290023666daSMark Cave-Ayland } 12916cc88d6bSMark Cave-Ayland } 12926cc88d6bSMark Cave-Ayland 12930bd005beSMark Cave-Ayland s->mig_version_id = vmstate_esp.version_id; 12940bd005beSMark Cave-Ayland return 0; 12950bd005beSMark Cave-Ayland } 12960bd005beSMark Cave-Ayland 12979c7e23fcSHervé Poussineau const VMStateDescription vmstate_esp = { 1298cc9952f3SBlue Swirl .name = "esp", 129982003450SMark Cave-Ayland .version_id = 7, 1300cc9952f3SBlue Swirl .minimum_version_id = 3, 13010bd005beSMark Cave-Ayland .post_load = esp_post_load, 13022d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 1303cc9952f3SBlue Swirl VMSTATE_BUFFER(rregs, ESPState), 1304cc9952f3SBlue Swirl VMSTATE_BUFFER(wregs, ESPState), 1305cc9952f3SBlue Swirl VMSTATE_INT32(ti_size, ESPState), 1306042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_rptr, ESPState, esp_is_before_version_5), 1307042879fcSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_ti_wptr, ESPState, esp_is_before_version_5), 1308042879fcSMark Cave-Ayland VMSTATE_BUFFER_TEST(mig_ti_buf, ESPState, esp_is_before_version_5), 13093944966dSPaolo Bonzini VMSTATE_UINT32(status, ESPState), 13104aaa6ac3SMark Cave-Ayland VMSTATE_UINT32_TEST(mig_deferred_status, ESPState, 13114aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 13124aaa6ac3SMark Cave-Ayland VMSTATE_BOOL_TEST(mig_deferred_complete, ESPState, 13134aaa6ac3SMark Cave-Ayland esp_is_before_version_5), 1314cc9952f3SBlue Swirl VMSTATE_UINT32(dma, ESPState), 1315023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 0, 1316023666daSMark Cave-Ayland esp_is_before_version_5, 0, 16), 1317023666daSMark Cave-Ayland VMSTATE_STATIC_BUFFER(mig_cmdbuf, ESPState, 4, 1318023666daSMark Cave-Ayland esp_is_before_version_5, 16, 1319023666daSMark Cave-Ayland sizeof(typeof_field(ESPState, mig_cmdbuf))), 1320023666daSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_cmdlen, ESPState, esp_is_before_version_5), 1321cc9952f3SBlue Swirl VMSTATE_UINT32(do_cmd, ESPState), 13226cc88d6bSMark Cave-Ayland VMSTATE_UINT32_TEST(mig_dma_left, ESPState, esp_is_before_version_5), 13238dded6deSMark Cave-Ayland VMSTATE_BOOL_TEST(data_ready, ESPState, esp_is_version_5), 1324023666daSMark Cave-Ayland VMSTATE_UINT8_TEST(cmdfifo_cdb_offset, ESPState, esp_is_version_5), 1325042879fcSMark Cave-Ayland VMSTATE_FIFO8_TEST(fifo, ESPState, esp_is_version_5), 1326023666daSMark Cave-Ayland VMSTATE_FIFO8_TEST(cmdfifo, ESPState, esp_is_version_5), 132782003450SMark Cave-Ayland VMSTATE_UINT8_TEST(mig_ti_cmd, ESPState, 132882003450SMark Cave-Ayland esp_is_between_version_5_and_6), 13294eb86065SPaolo Bonzini VMSTATE_UINT8_TEST(lun, ESPState, esp_is_version_6), 1330cc9952f3SBlue Swirl VMSTATE_END_OF_LIST() 133174d71ea1SLaurent Vivier }, 1332cc9952f3SBlue Swirl }; 13336f7e9aecSbellard 1334a8170e5eSAvi Kivity static void sysbus_esp_mem_write(void *opaque, hwaddr addr, 1335a391fdbcSHervé Poussineau uint64_t val, unsigned int size) 1336a391fdbcSHervé Poussineau { 1337a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1338eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1339a391fdbcSHervé Poussineau uint32_t saddr; 1340a391fdbcSHervé Poussineau 1341a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1342eb169c76SMark Cave-Ayland esp_reg_write(s, saddr, val); 1343a391fdbcSHervé Poussineau } 1344a391fdbcSHervé Poussineau 1345a8170e5eSAvi Kivity static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, 1346a391fdbcSHervé Poussineau unsigned int size) 1347a391fdbcSHervé Poussineau { 1348a391fdbcSHervé Poussineau SysBusESPState *sysbus = opaque; 1349eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1350a391fdbcSHervé Poussineau uint32_t saddr; 1351a391fdbcSHervé Poussineau 1352a391fdbcSHervé Poussineau saddr = addr >> sysbus->it_shift; 1353eb169c76SMark Cave-Ayland return esp_reg_read(s, saddr); 1354a391fdbcSHervé Poussineau } 1355a391fdbcSHervé Poussineau 1356a391fdbcSHervé Poussineau static const MemoryRegionOps sysbus_esp_mem_ops = { 1357a391fdbcSHervé Poussineau .read = sysbus_esp_mem_read, 1358a391fdbcSHervé Poussineau .write = sysbus_esp_mem_write, 1359a391fdbcSHervé Poussineau .endianness = DEVICE_NATIVE_ENDIAN, 1360a391fdbcSHervé Poussineau .valid.accepts = esp_mem_accepts, 1361a391fdbcSHervé Poussineau }; 1362a391fdbcSHervé Poussineau 136374d71ea1SLaurent Vivier static void sysbus_esp_pdma_write(void *opaque, hwaddr addr, 136474d71ea1SLaurent Vivier uint64_t val, unsigned int size) 136574d71ea1SLaurent Vivier { 136674d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1367eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 136874d71ea1SLaurent Vivier 1369960ebfd9SMark Cave-Ayland trace_esp_pdma_write(size); 1370960ebfd9SMark Cave-Ayland 137174d71ea1SLaurent Vivier switch (size) { 137274d71ea1SLaurent Vivier case 1: 1373761bef75SMark Cave-Ayland esp_pdma_write(s, val); 137474d71ea1SLaurent Vivier break; 137574d71ea1SLaurent Vivier case 2: 1376761bef75SMark Cave-Ayland esp_pdma_write(s, val >> 8); 1377761bef75SMark Cave-Ayland esp_pdma_write(s, val); 137874d71ea1SLaurent Vivier break; 137974d71ea1SLaurent Vivier } 1380b46a43a2SMark Cave-Ayland esp_do_dma(s); 138174d71ea1SLaurent Vivier } 138274d71ea1SLaurent Vivier 138374d71ea1SLaurent Vivier static uint64_t sysbus_esp_pdma_read(void *opaque, hwaddr addr, 138474d71ea1SLaurent Vivier unsigned int size) 138574d71ea1SLaurent Vivier { 138674d71ea1SLaurent Vivier SysBusESPState *sysbus = opaque; 1387eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 138874d71ea1SLaurent Vivier uint64_t val = 0; 138974d71ea1SLaurent Vivier 1390960ebfd9SMark Cave-Ayland trace_esp_pdma_read(size); 1391960ebfd9SMark Cave-Ayland 139274d71ea1SLaurent Vivier switch (size) { 139374d71ea1SLaurent Vivier case 1: 1394761bef75SMark Cave-Ayland val = esp_pdma_read(s); 139574d71ea1SLaurent Vivier break; 139674d71ea1SLaurent Vivier case 2: 1397761bef75SMark Cave-Ayland val = esp_pdma_read(s); 1398761bef75SMark Cave-Ayland val = (val << 8) | esp_pdma_read(s); 139974d71ea1SLaurent Vivier break; 140074d71ea1SLaurent Vivier } 1401b46a43a2SMark Cave-Ayland esp_do_dma(s); 140274d71ea1SLaurent Vivier return val; 140374d71ea1SLaurent Vivier } 140474d71ea1SLaurent Vivier 1405a7a22088SMark Cave-Ayland static void *esp_load_request(QEMUFile *f, SCSIRequest *req) 1406a7a22088SMark Cave-Ayland { 1407a7a22088SMark Cave-Ayland ESPState *s = container_of(req->bus, ESPState, bus); 1408a7a22088SMark Cave-Ayland 1409a7a22088SMark Cave-Ayland scsi_req_ref(req); 1410a7a22088SMark Cave-Ayland s->current_req = req; 1411a7a22088SMark Cave-Ayland return s; 1412a7a22088SMark Cave-Ayland } 1413a7a22088SMark Cave-Ayland 141474d71ea1SLaurent Vivier static const MemoryRegionOps sysbus_esp_pdma_ops = { 141574d71ea1SLaurent Vivier .read = sysbus_esp_pdma_read, 141674d71ea1SLaurent Vivier .write = sysbus_esp_pdma_write, 141774d71ea1SLaurent Vivier .endianness = DEVICE_NATIVE_ENDIAN, 141874d71ea1SLaurent Vivier .valid.min_access_size = 1, 1419cf1b8286SMark Cave-Ayland .valid.max_access_size = 4, 1420cf1b8286SMark Cave-Ayland .impl.min_access_size = 1, 1421cf1b8286SMark Cave-Ayland .impl.max_access_size = 2, 142274d71ea1SLaurent Vivier }; 142374d71ea1SLaurent Vivier 1424afd4030cSPaolo Bonzini static const struct SCSIBusInfo esp_scsi_info = { 1425afd4030cSPaolo Bonzini .tcq = false, 14267e0380b9SPaolo Bonzini .max_target = ESP_MAX_DEVS, 14277e0380b9SPaolo Bonzini .max_lun = 7, 1428afd4030cSPaolo Bonzini 1429a7a22088SMark Cave-Ayland .load_request = esp_load_request, 1430c6df7102SPaolo Bonzini .transfer_data = esp_transfer_data, 143194d3f98aSPaolo Bonzini .complete = esp_command_complete, 143294d3f98aSPaolo Bonzini .cancel = esp_request_cancelled 1433cfdc1bb0SPaolo Bonzini }; 1434cfdc1bb0SPaolo Bonzini 1435a391fdbcSHervé Poussineau static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) 1436cfb9de9cSPaul Brook { 143784fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(opaque); 1438eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1439a391fdbcSHervé Poussineau 1440a391fdbcSHervé Poussineau switch (irq) { 1441a391fdbcSHervé Poussineau case 0: 1442a391fdbcSHervé Poussineau parent_esp_reset(s, irq, level); 1443a391fdbcSHervé Poussineau break; 1444a391fdbcSHervé Poussineau case 1: 1445b86dc5cbSMark Cave-Ayland esp_dma_enable(s, irq, level); 1446a391fdbcSHervé Poussineau break; 1447a391fdbcSHervé Poussineau } 1448a391fdbcSHervé Poussineau } 1449a391fdbcSHervé Poussineau 1450b09318caSHu Tao static void sysbus_esp_realize(DeviceState *dev, Error **errp) 1451a391fdbcSHervé Poussineau { 1452b09318caSHu Tao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 145384fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1454eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1455eb169c76SMark Cave-Ayland 1456eb169c76SMark Cave-Ayland if (!qdev_realize(DEVICE(s), NULL, errp)) { 1457eb169c76SMark Cave-Ayland return; 1458eb169c76SMark Cave-Ayland } 14596f7e9aecSbellard 1460b09318caSHu Tao sysbus_init_irq(sbd, &s->irq); 146174d71ea1SLaurent Vivier sysbus_init_irq(sbd, &s->irq_data); 1462a391fdbcSHervé Poussineau assert(sysbus->it_shift != -1); 14636f7e9aecSbellard 1464d32e4b3dSHervé Poussineau s->chip_id = TCHI_FAS100A; 146529776739SPaolo Bonzini memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, 146674d71ea1SLaurent Vivier sysbus, "esp-regs", ESP_REGS << sysbus->it_shift); 1467b09318caSHu Tao sysbus_init_mmio(sbd, &sysbus->iomem); 146874d71ea1SLaurent Vivier memory_region_init_io(&sysbus->pdma, OBJECT(sysbus), &sysbus_esp_pdma_ops, 1469cf1b8286SMark Cave-Ayland sysbus, "esp-pdma", 4); 147074d71ea1SLaurent Vivier sysbus_init_mmio(sbd, &sysbus->pdma); 14716f7e9aecSbellard 1472b09318caSHu Tao qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); 14732d069babSblueswir1 1474739e95f5SPeter Maydell scsi_bus_init(&s->bus, sizeof(s->bus), dev, &esp_scsi_info); 147567e999beSbellard } 1476cfb9de9cSPaul Brook 1477a391fdbcSHervé Poussineau static void sysbus_esp_hard_reset(DeviceState *dev) 1478a391fdbcSHervé Poussineau { 147984fbefedSMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(dev); 1480eb169c76SMark Cave-Ayland ESPState *s = ESP(&sysbus->esp); 1481eb169c76SMark Cave-Ayland 1482eb169c76SMark Cave-Ayland esp_hard_reset(s); 1483eb169c76SMark Cave-Ayland } 1484eb169c76SMark Cave-Ayland 1485eb169c76SMark Cave-Ayland static void sysbus_esp_init(Object *obj) 1486eb169c76SMark Cave-Ayland { 1487eb169c76SMark Cave-Ayland SysBusESPState *sysbus = SYSBUS_ESP(obj); 1488eb169c76SMark Cave-Ayland 1489eb169c76SMark Cave-Ayland object_initialize_child(obj, "esp", &sysbus->esp, TYPE_ESP); 1490a391fdbcSHervé Poussineau } 1491a391fdbcSHervé Poussineau 1492a391fdbcSHervé Poussineau static const VMStateDescription vmstate_sysbus_esp_scsi = { 1493a391fdbcSHervé Poussineau .name = "sysbusespscsi", 14940bd005beSMark Cave-Ayland .version_id = 2, 1495ea84a442SGuenter Roeck .minimum_version_id = 1, 1496ff4a1dabSMark Cave-Ayland .pre_save = esp_pre_save, 14972d7b39a6SRichard Henderson .fields = (const VMStateField[]) { 14980bd005beSMark Cave-Ayland VMSTATE_UINT8_V(esp.mig_version_id, SysBusESPState, 2), 1499a391fdbcSHervé Poussineau VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), 1500a391fdbcSHervé Poussineau VMSTATE_END_OF_LIST() 1501a391fdbcSHervé Poussineau } 1502999e12bbSAnthony Liguori }; 1503999e12bbSAnthony Liguori 1504a391fdbcSHervé Poussineau static void sysbus_esp_class_init(ObjectClass *klass, void *data) 1505999e12bbSAnthony Liguori { 150639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1507999e12bbSAnthony Liguori 1508b09318caSHu Tao dc->realize = sysbus_esp_realize; 1509a391fdbcSHervé Poussineau dc->reset = sysbus_esp_hard_reset; 1510a391fdbcSHervé Poussineau dc->vmsd = &vmstate_sysbus_esp_scsi; 1511125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 151263235df8SBlue Swirl } 1513999e12bbSAnthony Liguori 15141f077308SHervé Poussineau static const TypeInfo sysbus_esp_info = { 151584fbefedSMark Cave-Ayland .name = TYPE_SYSBUS_ESP, 151639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1517eb169c76SMark Cave-Ayland .instance_init = sysbus_esp_init, 1518a391fdbcSHervé Poussineau .instance_size = sizeof(SysBusESPState), 1519a391fdbcSHervé Poussineau .class_init = sysbus_esp_class_init, 152063235df8SBlue Swirl }; 152163235df8SBlue Swirl 1522042879fcSMark Cave-Ayland static void esp_finalize(Object *obj) 1523042879fcSMark Cave-Ayland { 1524042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1525042879fcSMark Cave-Ayland 1526042879fcSMark Cave-Ayland fifo8_destroy(&s->fifo); 1527023666daSMark Cave-Ayland fifo8_destroy(&s->cmdfifo); 1528042879fcSMark Cave-Ayland } 1529042879fcSMark Cave-Ayland 1530042879fcSMark Cave-Ayland static void esp_init(Object *obj) 1531042879fcSMark Cave-Ayland { 1532042879fcSMark Cave-Ayland ESPState *s = ESP(obj); 1533042879fcSMark Cave-Ayland 1534042879fcSMark Cave-Ayland fifo8_create(&s->fifo, ESP_FIFO_SZ); 1535023666daSMark Cave-Ayland fifo8_create(&s->cmdfifo, ESP_CMDFIFO_SZ); 1536042879fcSMark Cave-Ayland } 1537042879fcSMark Cave-Ayland 1538eb169c76SMark Cave-Ayland static void esp_class_init(ObjectClass *klass, void *data) 1539eb169c76SMark Cave-Ayland { 1540eb169c76SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 1541eb169c76SMark Cave-Ayland 1542eb169c76SMark Cave-Ayland /* internal device for sysbusesp/pciespscsi, not user-creatable */ 1543eb169c76SMark Cave-Ayland dc->user_creatable = false; 1544eb169c76SMark Cave-Ayland set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1545eb169c76SMark Cave-Ayland } 1546eb169c76SMark Cave-Ayland 1547eb169c76SMark Cave-Ayland static const TypeInfo esp_info = { 1548eb169c76SMark Cave-Ayland .name = TYPE_ESP, 1549eb169c76SMark Cave-Ayland .parent = TYPE_DEVICE, 1550042879fcSMark Cave-Ayland .instance_init = esp_init, 1551042879fcSMark Cave-Ayland .instance_finalize = esp_finalize, 1552eb169c76SMark Cave-Ayland .instance_size = sizeof(ESPState), 1553eb169c76SMark Cave-Ayland .class_init = esp_class_init, 1554eb169c76SMark Cave-Ayland }; 1555eb169c76SMark Cave-Ayland 155683f7d43aSAndreas Färber static void esp_register_types(void) 1557cfb9de9cSPaul Brook { 1558a391fdbcSHervé Poussineau type_register_static(&sysbus_esp_info); 1559eb169c76SMark Cave-Ayland type_register_static(&esp_info); 1560cfb9de9cSPaul Brook } 1561cfb9de9cSPaul Brook 156283f7d43aSAndreas Färber type_init(esp_register_types) 1563