xref: /qemu/hw/rx/rx-gdbsim.c (revision bcc6f33b671d223a1d7b81491d45c58b35ed6e3e)
1bda19d7bSYoshinori Sato /*
2bda19d7bSYoshinori Sato  * RX QEMU GDB simulator
3bda19d7bSYoshinori Sato  *
4bda19d7bSYoshinori Sato  * Copyright (c) 2019 Yoshinori Sato
5bda19d7bSYoshinori Sato  *
6bda19d7bSYoshinori Sato  * This program is free software; you can redistribute it and/or modify it
7bda19d7bSYoshinori Sato  * under the terms and conditions of the GNU General Public License,
8bda19d7bSYoshinori Sato  * version 2 or later, as published by the Free Software Foundation.
9bda19d7bSYoshinori Sato  *
10bda19d7bSYoshinori Sato  * This program is distributed in the hope it will be useful, but WITHOUT
11bda19d7bSYoshinori Sato  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12bda19d7bSYoshinori Sato  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13bda19d7bSYoshinori Sato  * more details.
14bda19d7bSYoshinori Sato  *
15bda19d7bSYoshinori Sato  * You should have received a copy of the GNU General Public License along with
16bda19d7bSYoshinori Sato  * this program.  If not, see <http://www.gnu.org/licenses/>.
17bda19d7bSYoshinori Sato  */
18bda19d7bSYoshinori Sato 
19bda19d7bSYoshinori Sato #include "qemu/osdep.h"
20bda19d7bSYoshinori Sato #include "qemu/cutils.h"
21bda19d7bSYoshinori Sato #include "qemu/error-report.h"
22bda19d7bSYoshinori Sato #include "qapi/error.h"
23bda19d7bSYoshinori Sato #include "hw/loader.h"
24bda19d7bSYoshinori Sato #include "hw/rx/rx62n.h"
25bda19d7bSYoshinori Sato #include "sysemu/qtest.h"
26bda19d7bSYoshinori Sato #include "sysemu/device_tree.h"
27bda19d7bSYoshinori Sato #include "hw/boards.h"
28db1015e9SEduardo Habkost #include "qom/object.h"
29bda19d7bSYoshinori Sato 
30bda19d7bSYoshinori Sato /* Same address of GDB integrated simulator */
31bda19d7bSYoshinori Sato #define SDRAM_BASE  EXT_CS_BASE
32bda19d7bSYoshinori Sato 
33db1015e9SEduardo Habkost struct RxGdbSimMachineClass {
34bda19d7bSYoshinori Sato     /*< private >*/
35bda19d7bSYoshinori Sato     MachineClass parent_class;
36bda19d7bSYoshinori Sato     /*< public >*/
37bda19d7bSYoshinori Sato     const char *mcu_name;
38bda19d7bSYoshinori Sato     uint32_t xtal_freq_hz;
39db1015e9SEduardo Habkost };
40db1015e9SEduardo Habkost typedef struct RxGdbSimMachineClass RxGdbSimMachineClass;
41bda19d7bSYoshinori Sato 
42db1015e9SEduardo Habkost struct RxGdbSimMachineState {
43bda19d7bSYoshinori Sato     /*< private >*/
44bda19d7bSYoshinori Sato     MachineState parent_obj;
45bda19d7bSYoshinori Sato     /*< public >*/
46bda19d7bSYoshinori Sato     RX62NState mcu;
47db1015e9SEduardo Habkost };
48db1015e9SEduardo Habkost typedef struct RxGdbSimMachineState RxGdbSimMachineState;
49bda19d7bSYoshinori Sato 
50bda19d7bSYoshinori Sato #define TYPE_RX_GDBSIM_MACHINE MACHINE_TYPE_NAME("rx62n-common")
51bda19d7bSYoshinori Sato 
528110fa1dSEduardo Habkost DECLARE_OBJ_CHECKERS(RxGdbSimMachineState, RxGdbSimMachineClass,
538110fa1dSEduardo Habkost                      RX_GDBSIM_MACHINE, TYPE_RX_GDBSIM_MACHINE)
54bda19d7bSYoshinori Sato 
55bda19d7bSYoshinori Sato 
56bda19d7bSYoshinori Sato static void rx_load_image(RXCPU *cpu, const char *filename,
57bda19d7bSYoshinori Sato                           uint32_t start, uint32_t size)
58bda19d7bSYoshinori Sato {
59bda19d7bSYoshinori Sato     static uint32_t extable[32];
60bda19d7bSYoshinori Sato     long kernel_size;
61bda19d7bSYoshinori Sato     int i;
62bda19d7bSYoshinori Sato 
63bda19d7bSYoshinori Sato     kernel_size = load_image_targphys(filename, start, size);
64bda19d7bSYoshinori Sato     if (kernel_size < 0) {
65bda19d7bSYoshinori Sato         fprintf(stderr, "qemu: could not load kernel '%s'\n", filename);
66bda19d7bSYoshinori Sato         exit(1);
67bda19d7bSYoshinori Sato     }
68bda19d7bSYoshinori Sato     cpu->env.pc = start;
69bda19d7bSYoshinori Sato 
70bda19d7bSYoshinori Sato     /* setup exception trap trampoline */
71bda19d7bSYoshinori Sato     /* linux kernel only works little-endian mode */
72bda19d7bSYoshinori Sato     for (i = 0; i < ARRAY_SIZE(extable); i++) {
73bda19d7bSYoshinori Sato         extable[i] = cpu_to_le32(0x10 + i * 4);
74bda19d7bSYoshinori Sato     }
75bda19d7bSYoshinori Sato     rom_add_blob_fixed("extable", extable, sizeof(extable), VECTOR_TABLE_BASE);
76bda19d7bSYoshinori Sato }
77bda19d7bSYoshinori Sato 
78bda19d7bSYoshinori Sato static void rx_gdbsim_init(MachineState *machine)
79bda19d7bSYoshinori Sato {
80bda19d7bSYoshinori Sato     MachineClass *mc = MACHINE_GET_CLASS(machine);
81bda19d7bSYoshinori Sato     RxGdbSimMachineState *s = RX_GDBSIM_MACHINE(machine);
82bda19d7bSYoshinori Sato     RxGdbSimMachineClass *rxc = RX_GDBSIM_MACHINE_GET_CLASS(machine);
83bda19d7bSYoshinori Sato     MemoryRegion *sysmem = get_system_memory();
84bda19d7bSYoshinori Sato     const char *kernel_filename = machine->kernel_filename;
85bda19d7bSYoshinori Sato     const char *dtb_filename = machine->dtb;
86bda19d7bSYoshinori Sato 
87bda19d7bSYoshinori Sato     if (machine->ram_size < mc->default_ram_size) {
88bda19d7bSYoshinori Sato         char *sz = size_to_str(mc->default_ram_size);
89bda19d7bSYoshinori Sato         error_report("Invalid RAM size, should be more than %s", sz);
90bda19d7bSYoshinori Sato         g_free(sz);
919197b5d4SPhilippe Mathieu-Daudé         exit(1);
92bda19d7bSYoshinori Sato     }
93bda19d7bSYoshinori Sato 
94bda19d7bSYoshinori Sato     /* Allocate memory space */
95bda19d7bSYoshinori Sato     memory_region_add_subregion(sysmem, SDRAM_BASE, machine->ram);
96bda19d7bSYoshinori Sato 
97bda19d7bSYoshinori Sato     /* Initialize MCU */
98bda19d7bSYoshinori Sato     object_initialize_child(OBJECT(machine), "mcu", &s->mcu, rxc->mcu_name);
995325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->mcu), "main-bus", OBJECT(sysmem),
1005325cc34SMarkus Armbruster                              &error_abort);
1015325cc34SMarkus Armbruster     object_property_set_uint(OBJECT(&s->mcu), "xtal-frequency-hz",
1025325cc34SMarkus Armbruster                              rxc->xtal_freq_hz, &error_abort);
1035325cc34SMarkus Armbruster     object_property_set_bool(OBJECT(&s->mcu), "load-kernel",
1045325cc34SMarkus Armbruster                              kernel_filename != NULL, &error_abort);
105ac6dd9b9SPaolo Bonzini 
106ac6dd9b9SPaolo Bonzini     if (!kernel_filename) {
107ac6dd9b9SPaolo Bonzini         if (machine->firmware) {
108ac6dd9b9SPaolo Bonzini             rom_add_file_fixed(machine->firmware, RX62N_CFLASH_BASE, 0);
109ac6dd9b9SPaolo Bonzini         } else if (!qtest_enabled()) {
110ac6dd9b9SPaolo Bonzini             error_report("No bios or kernel specified");
111ac6dd9b9SPaolo Bonzini             exit(1);
112ac6dd9b9SPaolo Bonzini         }
113ac6dd9b9SPaolo Bonzini     }
114ac6dd9b9SPaolo Bonzini 
115bda19d7bSYoshinori Sato     qdev_realize(DEVICE(&s->mcu), NULL, &error_abort);
116bda19d7bSYoshinori Sato 
117bda19d7bSYoshinori Sato     /* Load kernel and dtb */
118bda19d7bSYoshinori Sato     if (kernel_filename) {
119bda19d7bSYoshinori Sato         ram_addr_t kernel_offset;
120bda19d7bSYoshinori Sato 
121bda19d7bSYoshinori Sato         /*
122bda19d7bSYoshinori Sato          * The kernel image is loaded into
123bda19d7bSYoshinori Sato          * the latter half of the SDRAM space.
124bda19d7bSYoshinori Sato          */
125bda19d7bSYoshinori Sato         kernel_offset = machine->ram_size / 2;
12638688fdbSEduardo Habkost         rx_load_image(RX_CPU(first_cpu), kernel_filename,
127bda19d7bSYoshinori Sato                       SDRAM_BASE + kernel_offset, kernel_offset);
128bda19d7bSYoshinori Sato         if (dtb_filename) {
129bda19d7bSYoshinori Sato             ram_addr_t dtb_offset;
130bda19d7bSYoshinori Sato             int dtb_size;
13160f6de8fSPhilippe Mathieu-Daudé             g_autofree void *dtb = load_device_tree(dtb_filename, &dtb_size);
132bda19d7bSYoshinori Sato 
133bda19d7bSYoshinori Sato             if (dtb == NULL) {
134bda19d7bSYoshinori Sato                 error_report("Couldn't open dtb file %s", dtb_filename);
135bda19d7bSYoshinori Sato                 exit(1);
136bda19d7bSYoshinori Sato             }
137bda19d7bSYoshinori Sato             if (machine->kernel_cmdline &&
138bda19d7bSYoshinori Sato                 qemu_fdt_setprop_string(dtb, "/chosen", "bootargs",
139bda19d7bSYoshinori Sato                                         machine->kernel_cmdline) < 0) {
140bda19d7bSYoshinori Sato                 error_report("Couldn't set /chosen/bootargs");
141bda19d7bSYoshinori Sato                 exit(1);
142bda19d7bSYoshinori Sato             }
143bda19d7bSYoshinori Sato             /* DTB is located at the end of SDRAM space. */
144*bcc6f33bSYoshinori Sato             dtb_offset = ROUND_DOWN(machine->ram_size - dtb_size, 16);
145bda19d7bSYoshinori Sato             rom_add_blob_fixed("dtb", dtb, dtb_size,
146bda19d7bSYoshinori Sato                                SDRAM_BASE + dtb_offset);
147bda19d7bSYoshinori Sato             /* Set dtb address to R1 */
14838688fdbSEduardo Habkost             RX_CPU(first_cpu)->env.regs[1] = SDRAM_BASE + dtb_offset;
149bda19d7bSYoshinori Sato         }
150bda19d7bSYoshinori Sato     }
151bda19d7bSYoshinori Sato }
152bda19d7bSYoshinori Sato 
153bda19d7bSYoshinori Sato static void rx_gdbsim_class_init(ObjectClass *oc, void *data)
154bda19d7bSYoshinori Sato {
155bda19d7bSYoshinori Sato     MachineClass *mc = MACHINE_CLASS(oc);
156bda19d7bSYoshinori Sato 
157bda19d7bSYoshinori Sato     mc->init = rx_gdbsim_init;
158bda19d7bSYoshinori Sato     mc->default_cpu_type = TYPE_RX62N_CPU;
159bda19d7bSYoshinori Sato     mc->default_ram_size = 16 * MiB;
160bda19d7bSYoshinori Sato     mc->default_ram_id = "ext-sdram";
161bda19d7bSYoshinori Sato }
162bda19d7bSYoshinori Sato 
163bda19d7bSYoshinori Sato static void rx62n7_class_init(ObjectClass *oc, void *data)
164bda19d7bSYoshinori Sato {
165bda19d7bSYoshinori Sato     RxGdbSimMachineClass *rxc = RX_GDBSIM_MACHINE_CLASS(oc);
166bda19d7bSYoshinori Sato     MachineClass *mc = MACHINE_CLASS(oc);
167bda19d7bSYoshinori Sato 
168bda19d7bSYoshinori Sato     rxc->mcu_name = TYPE_R5F562N7_MCU;
169bda19d7bSYoshinori Sato     rxc->xtal_freq_hz = 12 * 1000 * 1000;
170bda19d7bSYoshinori Sato     mc->desc = "gdb simulator (R5F562N7 MCU and external RAM)";
171bda19d7bSYoshinori Sato };
172bda19d7bSYoshinori Sato 
173bda19d7bSYoshinori Sato static void rx62n8_class_init(ObjectClass *oc, void *data)
174bda19d7bSYoshinori Sato {
175bda19d7bSYoshinori Sato     RxGdbSimMachineClass *rxc = RX_GDBSIM_MACHINE_CLASS(oc);
176bda19d7bSYoshinori Sato     MachineClass *mc = MACHINE_CLASS(oc);
177bda19d7bSYoshinori Sato 
178bda19d7bSYoshinori Sato     rxc->mcu_name = TYPE_R5F562N8_MCU;
179bda19d7bSYoshinori Sato     rxc->xtal_freq_hz = 12 * 1000 * 1000;
180bda19d7bSYoshinori Sato     mc->desc = "gdb simulator (R5F562N8 MCU and external RAM)";
181bda19d7bSYoshinori Sato };
182bda19d7bSYoshinori Sato 
183bda19d7bSYoshinori Sato static const TypeInfo rx_gdbsim_types[] = {
184bda19d7bSYoshinori Sato     {
185bda19d7bSYoshinori Sato         .name           = MACHINE_TYPE_NAME("gdbsim-r5f562n7"),
186bda19d7bSYoshinori Sato         .parent         = TYPE_RX_GDBSIM_MACHINE,
187bda19d7bSYoshinori Sato         .class_init     = rx62n7_class_init,
188bda19d7bSYoshinori Sato     }, {
189bda19d7bSYoshinori Sato         .name           = MACHINE_TYPE_NAME("gdbsim-r5f562n8"),
190bda19d7bSYoshinori Sato         .parent         = TYPE_RX_GDBSIM_MACHINE,
191bda19d7bSYoshinori Sato         .class_init     = rx62n8_class_init,
192bda19d7bSYoshinori Sato     }, {
193bda19d7bSYoshinori Sato         .name           = TYPE_RX_GDBSIM_MACHINE,
194bda19d7bSYoshinori Sato         .parent         = TYPE_MACHINE,
195bda19d7bSYoshinori Sato         .instance_size  = sizeof(RxGdbSimMachineState),
196bda19d7bSYoshinori Sato         .class_size     = sizeof(RxGdbSimMachineClass),
197bda19d7bSYoshinori Sato         .class_init     = rx_gdbsim_class_init,
198bda19d7bSYoshinori Sato         .abstract       = true,
199bda19d7bSYoshinori Sato      }
200bda19d7bSYoshinori Sato };
201bda19d7bSYoshinori Sato 
202bda19d7bSYoshinori Sato DEFINE_TYPES(rx_gdbsim_types)
203