15b4beba1SMichael Clark /* 25b4beba1SMichael Clark * QEMU RISC-V Spike Board 35b4beba1SMichael Clark * 45b4beba1SMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 55b4beba1SMichael Clark * Copyright (c) 2017-2018 SiFive, Inc. 65b4beba1SMichael Clark * 75b4beba1SMichael Clark * This provides a RISC-V Board with the following devices: 85b4beba1SMichael Clark * 95b4beba1SMichael Clark * 0) HTIF Console and Poweroff 105b4beba1SMichael Clark * 1) CLINT (Timer and IPI) 115b4beba1SMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 125b4beba1SMichael Clark * 135b4beba1SMichael Clark * This program is free software; you can redistribute it and/or modify it 145b4beba1SMichael Clark * under the terms and conditions of the GNU General Public License, 155b4beba1SMichael Clark * version 2 or later, as published by the Free Software Foundation. 165b4beba1SMichael Clark * 175b4beba1SMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 185b4beba1SMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 195b4beba1SMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 205b4beba1SMichael Clark * more details. 215b4beba1SMichael Clark * 225b4beba1SMichael Clark * You should have received a copy of the GNU General Public License along with 235b4beba1SMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 245b4beba1SMichael Clark */ 255b4beba1SMichael Clark 265b4beba1SMichael Clark #include "qemu/osdep.h" 275b4beba1SMichael Clark #include "qemu/log.h" 285b4beba1SMichael Clark #include "qemu/error-report.h" 295b4beba1SMichael Clark #include "qapi/error.h" 305b4beba1SMichael Clark #include "hw/boards.h" 315b4beba1SMichael Clark #include "hw/loader.h" 325b4beba1SMichael Clark #include "hw/sysbus.h" 335b4beba1SMichael Clark #include "target/riscv/cpu.h" 345b4beba1SMichael Clark #include "hw/riscv/riscv_htif.h" 355b4beba1SMichael Clark #include "hw/riscv/riscv_hart.h" 365b4beba1SMichael Clark #include "hw/riscv/sifive_clint.h" 375b4beba1SMichael Clark #include "hw/riscv/spike.h" 380ac24d56SAlistair Francis #include "hw/riscv/boot.h" 395b4beba1SMichael Clark #include "chardev/char.h" 405b4beba1SMichael Clark #include "sysemu/arch_init.h" 415b4beba1SMichael Clark #include "sysemu/device_tree.h" 42cd69e3a6SAlistair Francis #include "sysemu/qtest.h" 4346517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 445b4beba1SMichael Clark #include "exec/address-spaces.h" 455b4beba1SMichael Clark 465aec3247SMichael Clark #include <libfdt.h> 475aec3247SMichael Clark 485b8a9863SAnup Patel #if defined(TARGET_RISCV32) 495b8a9863SAnup Patel # define BIOS_FILENAME "opensbi-riscv32-spike-fw_jump.elf" 505b8a9863SAnup Patel #else 515b8a9863SAnup Patel # define BIOS_FILENAME "opensbi-riscv64-spike-fw_jump.elf" 525b8a9863SAnup Patel #endif 535b8a9863SAnup Patel 545b4beba1SMichael Clark static const struct MemmapEntry { 555b4beba1SMichael Clark hwaddr base; 565b4beba1SMichael Clark hwaddr size; 575b4beba1SMichael Clark } spike_memmap[] = { 585aec3247SMichael Clark [SPIKE_MROM] = { 0x1000, 0x11000 }, 595b4beba1SMichael Clark [SPIKE_CLINT] = { 0x2000000, 0x10000 }, 605b4beba1SMichael Clark [SPIKE_DRAM] = { 0x80000000, 0x0 }, 615b4beba1SMichael Clark }; 625b4beba1SMichael Clark 635b4beba1SMichael Clark static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap, 645b4beba1SMichael Clark uint64_t mem_size, const char *cmdline) 655b4beba1SMichael Clark { 665b4beba1SMichael Clark void *fdt; 675b4beba1SMichael Clark int cpu; 685b4beba1SMichael Clark uint32_t *cells; 695b4beba1SMichael Clark char *nodename; 705b4beba1SMichael Clark 715b4beba1SMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 725b4beba1SMichael Clark if (!fdt) { 735b4beba1SMichael Clark error_report("create_device_tree() failed"); 745b4beba1SMichael Clark exit(1); 755b4beba1SMichael Clark } 765b4beba1SMichael Clark 775b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu"); 785b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev"); 795b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 805b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 815b4beba1SMichael Clark 825b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, "/htif"); 835b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, "/htif", "compatible", "ucb,htif0"); 845b4beba1SMichael Clark 855b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 865b4beba1SMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 87117caacfSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 885b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 895b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 905b4beba1SMichael Clark 915b4beba1SMichael Clark nodename = g_strdup_printf("/memory@%lx", 925b4beba1SMichael Clark (long)memmap[SPIKE_DRAM].base); 935b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, nodename); 945b4beba1SMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 955b4beba1SMichael Clark memmap[SPIKE_DRAM].base >> 32, memmap[SPIKE_DRAM].base, 965b4beba1SMichael Clark mem_size >> 32, mem_size); 975b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 985b4beba1SMichael Clark g_free(nodename); 995b4beba1SMichael Clark 1005b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1012a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 1022a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 1035b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 1045b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 1055b4beba1SMichael Clark 1065b4beba1SMichael Clark for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) { 1075b4beba1SMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 1085b4beba1SMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 1095b4beba1SMichael Clark char *isa = riscv_isa_string(&s->soc.harts[cpu]); 1105b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, nodename); 111e883e992SBin Meng #if defined(TARGET_RISCV32) 112e883e992SBin Meng qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); 113e883e992SBin Meng #else 1145b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 115e883e992SBin Meng #endif 1165b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 1175b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 1185b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 1195b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 1205b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 1215b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, intc); 1225b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, intc, "phandle", 1); 1235b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 1245b4beba1SMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 1255b4beba1SMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 1265b4beba1SMichael Clark g_free(isa); 1275b4beba1SMichael Clark g_free(intc); 1285b4beba1SMichael Clark g_free(nodename); 1295b4beba1SMichael Clark } 1305b4beba1SMichael Clark 1315b4beba1SMichael Clark cells = g_new0(uint32_t, s->soc.num_harts * 4); 1325b4beba1SMichael Clark for (cpu = 0; cpu < s->soc.num_harts; cpu++) { 1335b4beba1SMichael Clark nodename = 1345b4beba1SMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 1355b4beba1SMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 1365b4beba1SMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 1375b4beba1SMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 1385b4beba1SMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 1395b4beba1SMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 1405b4beba1SMichael Clark g_free(nodename); 1415b4beba1SMichael Clark } 1425b4beba1SMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 1435b4beba1SMichael Clark (long)memmap[SPIKE_CLINT].base); 1445b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, nodename); 1455b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 1465b4beba1SMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 1475b4beba1SMichael Clark 0x0, memmap[SPIKE_CLINT].base, 1485b4beba1SMichael Clark 0x0, memmap[SPIKE_CLINT].size); 1495b4beba1SMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 1505b4beba1SMichael Clark cells, s->soc.num_harts * sizeof(uint32_t) * 4); 1515b4beba1SMichael Clark g_free(cells); 1525b4beba1SMichael Clark g_free(nodename); 1535b4beba1SMichael Clark 1547c28f4daSMichael Clark if (cmdline) { 1555b4beba1SMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 1565b4beba1SMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 1575b4beba1SMichael Clark } 1587c28f4daSMichael Clark } 1595b4beba1SMichael Clark 160cd69e3a6SAlistair Francis static void spike_board_init(MachineState *machine) 161cd69e3a6SAlistair Francis { 162cd69e3a6SAlistair Francis const struct MemmapEntry *memmap = spike_memmap; 163cd69e3a6SAlistair Francis 164cd69e3a6SAlistair Francis SpikeState *s = g_new0(SpikeState, 1); 165cd69e3a6SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 166cd69e3a6SAlistair Francis MemoryRegion *main_mem = g_new(MemoryRegion, 1); 167cd69e3a6SAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 168cd69e3a6SAlistair Francis int i; 169c4473127SLike Xu unsigned int smp_cpus = machine->smp.cpus; 170cd69e3a6SAlistair Francis 171cd69e3a6SAlistair Francis /* Initialize SOC */ 172*75a6ed87SMarkus Armbruster sysbus_init_child_obj(OBJECT(machine), "soc", &s->soc, sizeof(s->soc), 173*75a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 174cd69e3a6SAlistair Francis object_property_set_str(OBJECT(&s->soc), machine->cpu_type, "cpu-type", 175cd69e3a6SAlistair Francis &error_abort); 176cd69e3a6SAlistair Francis object_property_set_int(OBJECT(&s->soc), smp_cpus, "num-harts", 177cd69e3a6SAlistair Francis &error_abort); 178cd69e3a6SAlistair Francis object_property_set_bool(OBJECT(&s->soc), true, "realized", 179cd69e3a6SAlistair Francis &error_abort); 180cd69e3a6SAlistair Francis 181cd69e3a6SAlistair Francis /* register system main memory (actual RAM) */ 182cd69e3a6SAlistair Francis memory_region_init_ram(main_mem, NULL, "riscv.spike.ram", 183cd69e3a6SAlistair Francis machine->ram_size, &error_fatal); 184cd69e3a6SAlistair Francis memory_region_add_subregion(system_memory, memmap[SPIKE_DRAM].base, 185cd69e3a6SAlistair Francis main_mem); 186cd69e3a6SAlistair Francis 187cd69e3a6SAlistair Francis /* create device tree */ 188cd69e3a6SAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 189cd69e3a6SAlistair Francis 190cd69e3a6SAlistair Francis /* boot rom */ 191cd69e3a6SAlistair Francis memory_region_init_rom(mask_rom, NULL, "riscv.spike.mrom", 192cd69e3a6SAlistair Francis memmap[SPIKE_MROM].size, &error_fatal); 193cd69e3a6SAlistair Francis memory_region_add_subregion(system_memory, memmap[SPIKE_MROM].base, 194cd69e3a6SAlistair Francis mask_rom); 195cd69e3a6SAlistair Francis 1965b8a9863SAnup Patel riscv_find_and_load_firmware(machine, BIOS_FILENAME, 1975b8a9863SAnup Patel memmap[SPIKE_DRAM].base, 1985b8a9863SAnup Patel htif_symbol_callback); 1995b8a9863SAnup Patel 200cd69e3a6SAlistair Francis if (machine->kernel_filename) { 2015b8a9863SAnup Patel uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename, 2025b8a9863SAnup Patel htif_symbol_callback); 2035b8a9863SAnup Patel 2045b8a9863SAnup Patel if (machine->initrd_filename) { 2055b8a9863SAnup Patel hwaddr start; 2065b8a9863SAnup Patel hwaddr end = riscv_load_initrd(machine->initrd_filename, 2075b8a9863SAnup Patel machine->ram_size, kernel_entry, 2085b8a9863SAnup Patel &start); 2095b8a9863SAnup Patel qemu_fdt_setprop_cell(s->fdt, "/chosen", 2105b8a9863SAnup Patel "linux,initrd-start", start); 2115b8a9863SAnup Patel qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 2125b8a9863SAnup Patel end); 2135b8a9863SAnup Patel } 214cd69e3a6SAlistair Francis } 215cd69e3a6SAlistair Francis 216cd69e3a6SAlistair Francis /* reset vector */ 217cd69e3a6SAlistair Francis uint32_t reset_vec[8] = { 218cd69e3a6SAlistair Francis 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */ 219cd69e3a6SAlistair Francis 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */ 220cd69e3a6SAlistair Francis 0xf1402573, /* csrr a0, mhartid */ 221cd69e3a6SAlistair Francis #if defined(TARGET_RISCV32) 222cd69e3a6SAlistair Francis 0x0182a283, /* lw t0, 24(t0) */ 223cd69e3a6SAlistair Francis #elif defined(TARGET_RISCV64) 224cd69e3a6SAlistair Francis 0x0182b283, /* ld t0, 24(t0) */ 225cd69e3a6SAlistair Francis #endif 226cd69e3a6SAlistair Francis 0x00028067, /* jr t0 */ 227cd69e3a6SAlistair Francis 0x00000000, 228cd69e3a6SAlistair Francis memmap[SPIKE_DRAM].base, /* start: .dword DRAM_BASE */ 229cd69e3a6SAlistair Francis 0x00000000, 230cd69e3a6SAlistair Francis /* dtb: */ 231cd69e3a6SAlistair Francis }; 232cd69e3a6SAlistair Francis 233cd69e3a6SAlistair Francis /* copy in the reset vector in little_endian byte order */ 234cd69e3a6SAlistair Francis for (i = 0; i < sizeof(reset_vec) >> 2; i++) { 235cd69e3a6SAlistair Francis reset_vec[i] = cpu_to_le32(reset_vec[i]); 236cd69e3a6SAlistair Francis } 237cd69e3a6SAlistair Francis rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 238cd69e3a6SAlistair Francis memmap[SPIKE_MROM].base, &address_space_memory); 239cd69e3a6SAlistair Francis 240cd69e3a6SAlistair Francis /* copy in the device tree */ 241cd69e3a6SAlistair Francis if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) > 242cd69e3a6SAlistair Francis memmap[SPIKE_MROM].size - sizeof(reset_vec)) { 243cd69e3a6SAlistair Francis error_report("not enough space to store device-tree"); 244cd69e3a6SAlistair Francis exit(1); 245cd69e3a6SAlistair Francis } 246cd69e3a6SAlistair Francis qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt)); 247cd69e3a6SAlistair Francis rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt), 248cd69e3a6SAlistair Francis memmap[SPIKE_MROM].base + sizeof(reset_vec), 249cd69e3a6SAlistair Francis &address_space_memory); 250cd69e3a6SAlistair Francis 251cd69e3a6SAlistair Francis /* initialize HTIF using symbols found in load_kernel */ 252cd69e3a6SAlistair Francis htif_mm_init(system_memory, mask_rom, &s->soc.harts[0].env, serial_hd(0)); 253cd69e3a6SAlistair Francis 254cd69e3a6SAlistair Francis /* Core Local Interruptor (timer and IPI) */ 255cd69e3a6SAlistair Francis sifive_clint_create(memmap[SPIKE_CLINT].base, memmap[SPIKE_CLINT].size, 2565f3616ccSAnup Patel smp_cpus, SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, 2575f3616ccSAnup Patel false); 258cd69e3a6SAlistair Francis } 259cd69e3a6SAlistair Francis 260cd69e3a6SAlistair Francis static void spike_machine_init(MachineClass *mc) 261cd69e3a6SAlistair Francis { 262cd69e3a6SAlistair Francis mc->desc = "RISC-V Spike Board"; 263cd69e3a6SAlistair Francis mc->init = spike_board_init; 26431e6d704SAnup Patel mc->max_cpus = 8; 265ea0ac7f6SPhilippe Mathieu-Daudé mc->is_default = true; 266cd69e3a6SAlistair Francis mc->default_cpu_type = SPIKE_V1_10_0_CPU; 2675b4beba1SMichael Clark } 2685b4beba1SMichael Clark 269cd69e3a6SAlistair Francis DEFINE_MACHINE("spike", spike_machine_init) 270