xref: /qemu/hw/riscv/spike.c (revision 719b718ce27f52b2da600cc1abf6a41ac54dfa36)
15b4beba1SMichael Clark /*
25b4beba1SMichael Clark  * QEMU RISC-V Spike Board
35b4beba1SMichael Clark  *
45b4beba1SMichael Clark  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
55b4beba1SMichael Clark  * Copyright (c) 2017-2018 SiFive, Inc.
65b4beba1SMichael Clark  *
75b4beba1SMichael Clark  * This provides a RISC-V Board with the following devices:
85b4beba1SMichael Clark  *
95b4beba1SMichael Clark  * 0) HTIF Console and Poweroff
105b4beba1SMichael Clark  * 1) CLINT (Timer and IPI)
115b4beba1SMichael Clark  * 2) PLIC (Platform Level Interrupt Controller)
125b4beba1SMichael Clark  *
135b4beba1SMichael Clark  * This program is free software; you can redistribute it and/or modify it
145b4beba1SMichael Clark  * under the terms and conditions of the GNU General Public License,
155b4beba1SMichael Clark  * version 2 or later, as published by the Free Software Foundation.
165b4beba1SMichael Clark  *
175b4beba1SMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
185b4beba1SMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
195b4beba1SMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
205b4beba1SMichael Clark  * more details.
215b4beba1SMichael Clark  *
225b4beba1SMichael Clark  * You should have received a copy of the GNU General Public License along with
235b4beba1SMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
245b4beba1SMichael Clark  */
255b4beba1SMichael Clark 
265b4beba1SMichael Clark #include "qemu/osdep.h"
275b4beba1SMichael Clark #include "qemu/error-report.h"
285b4beba1SMichael Clark #include "qapi/error.h"
295b4beba1SMichael Clark #include "hw/boards.h"
305b4beba1SMichael Clark #include "hw/loader.h"
315b4beba1SMichael Clark #include "hw/sysbus.h"
325b4beba1SMichael Clark #include "target/riscv/cpu.h"
335b4beba1SMichael Clark #include "hw/riscv/riscv_hart.h"
345b4beba1SMichael Clark #include "hw/riscv/spike.h"
350ac24d56SAlistair Francis #include "hw/riscv/boot.h"
36a7172791SAnup Patel #include "hw/riscv/numa.h"
3770eb9f9cSBin Meng #include "hw/char/riscv_htif.h"
38cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
395b4beba1SMichael Clark #include "chardev/char.h"
405b4beba1SMichael Clark #include "sysemu/device_tree.h"
4146517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
425aec3247SMichael Clark 
43*719b718cSDaniel Henrique Barboza #include <libfdt.h>
44*719b718cSDaniel Henrique Barboza 
4573261285SBin Meng static const MemMapEntry spike_memmap[] = {
469eb8b14aSBin Meng     [SPIKE_MROM] =     {     0x1000,     0xf000 },
478d8897acSAnup Patel     [SPIKE_HTIF] =     {  0x1000000,     0x1000 },
485b4beba1SMichael Clark     [SPIKE_CLINT] =    {  0x2000000,    0x10000 },
495b4beba1SMichael Clark     [SPIKE_DRAM] =     { 0x80000000,        0x0 },
505b4beba1SMichael Clark };
515b4beba1SMichael Clark 
5273261285SBin Meng static void create_fdt(SpikeState *s, const MemMapEntry *memmap,
53bd62c13eSAlistair Francis                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
545b4beba1SMichael Clark {
555b4beba1SMichael Clark     void *fdt;
56a7172791SAnup Patel     uint64_t addr, size;
57a7172791SAnup Patel     unsigned long clint_addr;
58a7172791SAnup Patel     int cpu, socket;
59a7172791SAnup Patel     MachineState *mc = MACHINE(s);
60a7172791SAnup Patel     uint32_t *clint_cells;
61a7172791SAnup Patel     uint32_t cpu_phandle, intc_phandle, phandle = 1;
62a7172791SAnup Patel     char *name, *mem_name, *clint_name, *clust_name;
63a7172791SAnup Patel     char *core_name, *cpu_name, *intc_name;
647cfbb17fSBin Meng     static const char * const clint_compat[2] = {
657cfbb17fSBin Meng         "sifive,clint0", "riscv,clint0"
667cfbb17fSBin Meng     };
675b4beba1SMichael Clark 
685b4beba1SMichael Clark     fdt = s->fdt = create_device_tree(&s->fdt_size);
695b4beba1SMichael Clark     if (!fdt) {
705b4beba1SMichael Clark         error_report("create_device_tree() failed");
715b4beba1SMichael Clark         exit(1);
725b4beba1SMichael Clark     }
735b4beba1SMichael Clark 
745b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu");
755b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev");
765b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
775b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
785b4beba1SMichael Clark 
795b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/htif");
805b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/htif", "compatible", "ucb,htif0");
818d8897acSAnup Patel     if (!htif_uses_elf_symbols()) {
828d8897acSAnup Patel         qemu_fdt_setprop_cells(fdt, "/htif", "reg",
838d8897acSAnup Patel             0x0, memmap[SPIKE_HTIF].base, 0x0, memmap[SPIKE_HTIF].size);
848d8897acSAnup Patel     }
855b4beba1SMichael Clark 
865b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
875b4beba1SMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
88117caacfSAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
895b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
905b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
915b4beba1SMichael Clark 
925b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
932a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
94b8fb878aSAnup Patel         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ);
955b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
965b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
97a7172791SAnup Patel     qemu_fdt_add_subnode(fdt, "/cpus/cpu-map");
985b4beba1SMichael Clark 
99a7172791SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
100a7172791SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
101a7172791SAnup Patel         qemu_fdt_add_subnode(fdt, clust_name);
102a7172791SAnup Patel 
103a7172791SAnup Patel         clint_cells =  g_new0(uint32_t, s->soc[socket].num_harts * 4);
104a7172791SAnup Patel 
105a7172791SAnup Patel         for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
106a7172791SAnup Patel             cpu_phandle = phandle++;
107a7172791SAnup Patel 
108a7172791SAnup Patel             cpu_name = g_strdup_printf("/cpus/cpu@%d",
109a7172791SAnup Patel                 s->soc[socket].hartid_base + cpu);
110a7172791SAnup Patel             qemu_fdt_add_subnode(fdt, cpu_name);
111bd62c13eSAlistair Francis             if (is_32_bit) {
112a7172791SAnup Patel                 qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv32");
113bd62c13eSAlistair Francis             } else {
114a7172791SAnup Patel                 qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv48");
115bd62c13eSAlistair Francis             }
116a7172791SAnup Patel             name = riscv_isa_string(&s->soc[socket].harts[cpu]);
117a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "riscv,isa", name);
118a7172791SAnup Patel             g_free(name);
119a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "compatible", "riscv");
120a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
121a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "reg",
122a7172791SAnup Patel                 s->soc[socket].hartid_base + cpu);
123a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
124a7172791SAnup Patel             riscv_socket_fdt_write_id(mc, fdt, cpu_name, socket);
125a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "phandle", cpu_phandle);
126a7172791SAnup Patel 
127a7172791SAnup Patel             intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
128a7172791SAnup Patel             qemu_fdt_add_subnode(fdt, intc_name);
129a7172791SAnup Patel             intc_phandle = phandle++;
130a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "phandle", intc_phandle);
131a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, intc_name, "compatible",
132a7172791SAnup Patel                 "riscv,cpu-intc");
133a7172791SAnup Patel             qemu_fdt_setprop(fdt, intc_name, "interrupt-controller", NULL, 0);
134a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "#interrupt-cells", 1);
135a7172791SAnup Patel 
136a7172791SAnup Patel             clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
137a7172791SAnup Patel             clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
138a7172791SAnup Patel             clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
139a7172791SAnup Patel             clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
140a7172791SAnup Patel 
141a7172791SAnup Patel             core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
142a7172791SAnup Patel             qemu_fdt_add_subnode(fdt, core_name);
143a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, core_name, "cpu", cpu_phandle);
144a7172791SAnup Patel 
145a7172791SAnup Patel             g_free(core_name);
146a7172791SAnup Patel             g_free(intc_name);
147a7172791SAnup Patel             g_free(cpu_name);
1485b4beba1SMichael Clark         }
1495b4beba1SMichael Clark 
150a7172791SAnup Patel         addr = memmap[SPIKE_DRAM].base + riscv_socket_mem_offset(mc, socket);
151a7172791SAnup Patel         size = riscv_socket_mem_size(mc, socket);
152a7172791SAnup Patel         mem_name = g_strdup_printf("/memory@%lx", (long)addr);
153a7172791SAnup Patel         qemu_fdt_add_subnode(fdt, mem_name);
154a7172791SAnup Patel         qemu_fdt_setprop_cells(fdt, mem_name, "reg",
155a7172791SAnup Patel             addr >> 32, addr, size >> 32, size);
156a7172791SAnup Patel         qemu_fdt_setprop_string(fdt, mem_name, "device_type", "memory");
157a7172791SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, mem_name, socket);
158a7172791SAnup Patel         g_free(mem_name);
159a7172791SAnup Patel 
160a7172791SAnup Patel         clint_addr = memmap[SPIKE_CLINT].base +
161a7172791SAnup Patel             (memmap[SPIKE_CLINT].size * socket);
162a7172791SAnup Patel         clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
163a7172791SAnup Patel         qemu_fdt_add_subnode(fdt, clint_name);
1647cfbb17fSBin Meng         qemu_fdt_setprop_string_array(fdt, clint_name, "compatible",
1657cfbb17fSBin Meng             (char **)&clint_compat, ARRAY_SIZE(clint_compat));
166a7172791SAnup Patel         qemu_fdt_setprop_cells(fdt, clint_name, "reg",
167a7172791SAnup Patel             0x0, clint_addr, 0x0, memmap[SPIKE_CLINT].size);
168a7172791SAnup Patel         qemu_fdt_setprop(fdt, clint_name, "interrupts-extended",
169a7172791SAnup Patel             clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
170a7172791SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, clint_name, socket);
171a7172791SAnup Patel 
172a7172791SAnup Patel         g_free(clint_name);
173a7172791SAnup Patel         g_free(clint_cells);
174a7172791SAnup Patel         g_free(clust_name);
1755b4beba1SMichael Clark     }
176a7172791SAnup Patel 
177a7172791SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, fdt);
1785b4beba1SMichael Clark 
1795b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
1808d8897acSAnup Patel     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", "/htif");
1816d3b9c02SBin Meng 
18258303fc0SBin Meng     if (cmdline && *cmdline) {
1836d3b9c02SBin Meng         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
1845b4beba1SMichael Clark     }
1857c28f4daSMichael Clark }
1865b4beba1SMichael Clark 
187cd69e3a6SAlistair Francis static void spike_board_init(MachineState *machine)
188cd69e3a6SAlistair Francis {
18973261285SBin Meng     const MemMapEntry *memmap = spike_memmap;
190a7172791SAnup Patel     SpikeState *s = SPIKE_MACHINE(machine);
191cd69e3a6SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
192cd69e3a6SAlistair Francis     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
19338bc4e34SAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
19466b1205bSAtish Patra     uint32_t fdt_load_addr;
195dc144fe1SAtish Patra     uint64_t kernel_entry;
196a7172791SAnup Patel     char *soc_name;
197a7172791SAnup Patel     int i, base_hartid, hart_count;
198cd69e3a6SAlistair Francis 
199a7172791SAnup Patel     /* Check socket count limit */
200a7172791SAnup Patel     if (SPIKE_SOCKETS_MAX < riscv_socket_count(machine)) {
201a7172791SAnup Patel         error_report("number of sockets/nodes should be less than %d",
202a7172791SAnup Patel             SPIKE_SOCKETS_MAX);
203a7172791SAnup Patel         exit(1);
204a7172791SAnup Patel     }
205a7172791SAnup Patel 
206a7172791SAnup Patel     /* Initialize sockets */
207a7172791SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
208a7172791SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
209a7172791SAnup Patel             error_report("discontinuous hartids in socket%d", i);
210a7172791SAnup Patel             exit(1);
211a7172791SAnup Patel         }
212a7172791SAnup Patel 
213a7172791SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
214a7172791SAnup Patel         if (base_hartid < 0) {
215a7172791SAnup Patel             error_report("can't find hartid base for socket%d", i);
216a7172791SAnup Patel             exit(1);
217a7172791SAnup Patel         }
218a7172791SAnup Patel 
219a7172791SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
220a7172791SAnup Patel         if (hart_count < 0) {
221a7172791SAnup Patel             error_report("can't find hart count for socket%d", i);
222a7172791SAnup Patel             exit(1);
223a7172791SAnup Patel         }
224a7172791SAnup Patel 
225a7172791SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
226a7172791SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
22775a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
228a7172791SAnup Patel         g_free(soc_name);
229a7172791SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
230a7172791SAnup Patel                                 machine->cpu_type, &error_abort);
231a7172791SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
232a7172791SAnup Patel                                 base_hartid, &error_abort);
233a7172791SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
234a7172791SAnup Patel                                 hart_count, &error_abort);
2354bcfc391STsukasa OI         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_fatal);
236a7172791SAnup Patel 
237a7172791SAnup Patel         /* Core Local Interruptor (timer and IPI) for each socket */
238b8fb878aSAnup Patel         riscv_aclint_swi_create(
239a7172791SAnup Patel             memmap[SPIKE_CLINT].base + i * memmap[SPIKE_CLINT].size,
240b8fb878aSAnup Patel             base_hartid, hart_count, false);
241b8fb878aSAnup Patel         riscv_aclint_mtimer_create(
242b8fb878aSAnup Patel             memmap[SPIKE_CLINT].base + i * memmap[SPIKE_CLINT].size +
243b8fb878aSAnup Patel                 RISCV_ACLINT_SWI_SIZE,
244b8fb878aSAnup Patel             RISCV_ACLINT_DEFAULT_MTIMER_SIZE, base_hartid, hart_count,
245b8fb878aSAnup Patel             RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
246b8fb878aSAnup Patel             RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, false);
247a7172791SAnup Patel     }
248cd69e3a6SAlistair Francis 
249cd69e3a6SAlistair Francis     /* register system main memory (actual RAM) */
250cd69e3a6SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SPIKE_DRAM].base,
25111ec06f9SBin Meng         machine->ram);
252cd69e3a6SAlistair Francis 
253cd69e3a6SAlistair Francis     /* boot rom */
254cd69e3a6SAlistair Francis     memory_region_init_rom(mask_rom, NULL, "riscv.spike.mrom",
255cd69e3a6SAlistair Francis                            memmap[SPIKE_MROM].size, &error_fatal);
256cd69e3a6SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SPIKE_MROM].base,
257cd69e3a6SAlistair Francis                                 mask_rom);
258cd69e3a6SAlistair Francis 
259bd62c13eSAlistair Francis     /*
260bd62c13eSAlistair Francis      * Not like other RISC-V machines that use plain binary bios images,
261bd62c13eSAlistair Francis      * keeping ELF files here was intentional because BIN files don't work
262bd62c13eSAlistair Francis      * for the Spike machine as HTIF emulation depends on ELF parsing.
263bd62c13eSAlistair Francis      */
264a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc[0])) {
265bd62c13eSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
266092dc6dfSAnup Patel                                     RISCV32_BIOS_BIN, memmap[SPIKE_DRAM].base,
2675b8a9863SAnup Patel                                     htif_symbol_callback);
268bd62c13eSAlistair Francis     } else {
269bd62c13eSAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
270092dc6dfSAnup Patel                                     RISCV64_BIOS_BIN, memmap[SPIKE_DRAM].base,
271bd62c13eSAlistair Francis                                     htif_symbol_callback);
272bd62c13eSAlistair Francis     }
2735b8a9863SAnup Patel 
2748d8897acSAnup Patel     /* Load kernel */
275cd69e3a6SAlistair Francis     if (machine->kernel_filename) {
276a8259b53SAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc[0],
27738bc4e34SAlistair Francis                                                          firmware_end_addr);
27838bc4e34SAlistair Francis 
279dc144fe1SAtish Patra         kernel_entry = riscv_load_kernel(machine->kernel_filename,
28038bc4e34SAlistair Francis                                          kernel_start_addr,
2815b8a9863SAnup Patel                                          htif_symbol_callback);
2828d8897acSAnup Patel     } else {
2838d8897acSAnup Patel        /*
2848d8897acSAnup Patel         * If dynamic firmware is used, it doesn't know where is the next mode
2858d8897acSAnup Patel         * if kernel argument is not set.
2868d8897acSAnup Patel         */
2878d8897acSAnup Patel         kernel_entry = 0;
2888d8897acSAnup Patel     }
2895b8a9863SAnup Patel 
2908d8897acSAnup Patel     /* Create device tree */
2918d8897acSAnup Patel     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
2928d8897acSAnup Patel                riscv_is_32bit(&s->soc[0]));
2938d8897acSAnup Patel 
2948d8897acSAnup Patel     /* Load initrd */
2958d8897acSAnup Patel     if (machine->kernel_filename && machine->initrd_filename) {
2965b8a9863SAnup Patel         hwaddr start;
2975b8a9863SAnup Patel         hwaddr end = riscv_load_initrd(machine->initrd_filename,
2985b8a9863SAnup Patel                                        machine->ram_size, kernel_entry,
2995b8a9863SAnup Patel                                        &start);
3005b8a9863SAnup Patel         qemu_fdt_setprop_cell(s->fdt, "/chosen",
3015b8a9863SAnup Patel                               "linux,initrd-start", start);
3025b8a9863SAnup Patel         qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
3035b8a9863SAnup Patel                               end);
3045b8a9863SAnup Patel     }
305cd69e3a6SAlistair Francis 
30666b1205bSAtish Patra     /* Compute the fdt load address in dram */
30766b1205bSAtish Patra     fdt_load_addr = riscv_load_fdt(memmap[SPIKE_DRAM].base,
30866b1205bSAtish Patra                                    machine->ram_size, s->fdt);
309*719b718cSDaniel Henrique Barboza 
310*719b718cSDaniel Henrique Barboza     /* Set machine->fdt for 'dumpdtb' QMP/HMP command */
311*719b718cSDaniel Henrique Barboza     machine->fdt = s->fdt;
312*719b718cSDaniel Henrique Barboza 
31343cf723aSAtish Patra     /* load the reset vector */
314a8259b53SAlistair Francis     riscv_setup_rom_reset_vec(machine, &s->soc[0], memmap[SPIKE_DRAM].base,
31578936771SAlistair Francis                               memmap[SPIKE_MROM].base,
316dc144fe1SAtish Patra                               memmap[SPIKE_MROM].size, kernel_entry,
3176934f15bSDaniel Henrique Barboza                               fdt_load_addr);
318cd69e3a6SAlistair Francis 
319cd69e3a6SAlistair Francis     /* initialize HTIF using symbols found in load_kernel */
320a7172791SAnup Patel     htif_mm_init(system_memory, mask_rom,
3218d8897acSAnup Patel                  &s->soc[0].harts[0].env, serial_hd(0),
3228d8897acSAnup Patel                  memmap[SPIKE_HTIF].base);
323cd69e3a6SAlistair Francis }
324cd69e3a6SAlistair Francis 
325a7172791SAnup Patel static void spike_machine_instance_init(Object *obj)
326cd69e3a6SAlistair Francis {
327a7172791SAnup Patel }
328a7172791SAnup Patel 
329a7172791SAnup Patel static void spike_machine_class_init(ObjectClass *oc, void *data)
330a7172791SAnup Patel {
331a7172791SAnup Patel     MachineClass *mc = MACHINE_CLASS(oc);
332a7172791SAnup Patel 
333a7172791SAnup Patel     mc->desc = "RISC-V Spike board";
334cd69e3a6SAlistair Francis     mc->init = spike_board_init;
335a7172791SAnup Patel     mc->max_cpus = SPIKE_CPUS_MAX;
336ea0ac7f6SPhilippe Mathieu-Daudé     mc->is_default = true;
337dc4d4aaeSAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
338a7172791SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
339a7172791SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
340a7172791SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
341a7172791SAnup Patel     mc->numa_mem_supported = true;
34211ec06f9SBin Meng     mc->default_ram_id = "riscv.spike.ram";
3435b4beba1SMichael Clark }
3445b4beba1SMichael Clark 
345a7172791SAnup Patel static const TypeInfo spike_machine_typeinfo = {
346a7172791SAnup Patel     .name       = MACHINE_TYPE_NAME("spike"),
347a7172791SAnup Patel     .parent     = TYPE_MACHINE,
348a7172791SAnup Patel     .class_init = spike_machine_class_init,
349a7172791SAnup Patel     .instance_init = spike_machine_instance_init,
350a7172791SAnup Patel     .instance_size = sizeof(SpikeState),
351a7172791SAnup Patel };
352a7172791SAnup Patel 
353a7172791SAnup Patel static void spike_machine_init_register_types(void)
354a7172791SAnup Patel {
355a7172791SAnup Patel     type_register_static(&spike_machine_typeinfo);
356a7172791SAnup Patel }
357a7172791SAnup Patel 
358a7172791SAnup Patel type_init(spike_machine_init_register_types)
359