xref: /qemu/hw/riscv/spike.c (revision 43cf723adca9a5e188c664c3b606a585192a599c)
15b4beba1SMichael Clark /*
25b4beba1SMichael Clark  * QEMU RISC-V Spike Board
35b4beba1SMichael Clark  *
45b4beba1SMichael Clark  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
55b4beba1SMichael Clark  * Copyright (c) 2017-2018 SiFive, Inc.
65b4beba1SMichael Clark  *
75b4beba1SMichael Clark  * This provides a RISC-V Board with the following devices:
85b4beba1SMichael Clark  *
95b4beba1SMichael Clark  * 0) HTIF Console and Poweroff
105b4beba1SMichael Clark  * 1) CLINT (Timer and IPI)
115b4beba1SMichael Clark  * 2) PLIC (Platform Level Interrupt Controller)
125b4beba1SMichael Clark  *
135b4beba1SMichael Clark  * This program is free software; you can redistribute it and/or modify it
145b4beba1SMichael Clark  * under the terms and conditions of the GNU General Public License,
155b4beba1SMichael Clark  * version 2 or later, as published by the Free Software Foundation.
165b4beba1SMichael Clark  *
175b4beba1SMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
185b4beba1SMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
195b4beba1SMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
205b4beba1SMichael Clark  * more details.
215b4beba1SMichael Clark  *
225b4beba1SMichael Clark  * You should have received a copy of the GNU General Public License along with
235b4beba1SMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
245b4beba1SMichael Clark  */
255b4beba1SMichael Clark 
265b4beba1SMichael Clark #include "qemu/osdep.h"
275b4beba1SMichael Clark #include "qemu/log.h"
285b4beba1SMichael Clark #include "qemu/error-report.h"
295b4beba1SMichael Clark #include "qapi/error.h"
305b4beba1SMichael Clark #include "hw/boards.h"
315b4beba1SMichael Clark #include "hw/loader.h"
325b4beba1SMichael Clark #include "hw/sysbus.h"
335b4beba1SMichael Clark #include "target/riscv/cpu.h"
345b4beba1SMichael Clark #include "hw/riscv/riscv_htif.h"
355b4beba1SMichael Clark #include "hw/riscv/riscv_hart.h"
365b4beba1SMichael Clark #include "hw/riscv/sifive_clint.h"
375b4beba1SMichael Clark #include "hw/riscv/spike.h"
380ac24d56SAlistair Francis #include "hw/riscv/boot.h"
395b4beba1SMichael Clark #include "chardev/char.h"
405b4beba1SMichael Clark #include "sysemu/arch_init.h"
415b4beba1SMichael Clark #include "sysemu/device_tree.h"
42cd69e3a6SAlistair Francis #include "sysemu/qtest.h"
4346517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
445aec3247SMichael Clark 
455b8a9863SAnup Patel #if defined(TARGET_RISCV32)
465b8a9863SAnup Patel # define BIOS_FILENAME "opensbi-riscv32-spike-fw_jump.elf"
475b8a9863SAnup Patel #else
485b8a9863SAnup Patel # define BIOS_FILENAME "opensbi-riscv64-spike-fw_jump.elf"
495b8a9863SAnup Patel #endif
505b8a9863SAnup Patel 
515b4beba1SMichael Clark static const struct MemmapEntry {
525b4beba1SMichael Clark     hwaddr base;
535b4beba1SMichael Clark     hwaddr size;
545b4beba1SMichael Clark } spike_memmap[] = {
555aec3247SMichael Clark     [SPIKE_MROM] =     {     0x1000,    0x11000 },
565b4beba1SMichael Clark     [SPIKE_CLINT] =    {  0x2000000,    0x10000 },
575b4beba1SMichael Clark     [SPIKE_DRAM] =     { 0x80000000,        0x0 },
585b4beba1SMichael Clark };
595b4beba1SMichael Clark 
605b4beba1SMichael Clark static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap,
615b4beba1SMichael Clark     uint64_t mem_size, const char *cmdline)
625b4beba1SMichael Clark {
635b4beba1SMichael Clark     void *fdt;
645b4beba1SMichael Clark     int cpu;
655b4beba1SMichael Clark     uint32_t *cells;
665b4beba1SMichael Clark     char *nodename;
675b4beba1SMichael Clark 
685b4beba1SMichael Clark     fdt = s->fdt = create_device_tree(&s->fdt_size);
695b4beba1SMichael Clark     if (!fdt) {
705b4beba1SMichael Clark         error_report("create_device_tree() failed");
715b4beba1SMichael Clark         exit(1);
725b4beba1SMichael Clark     }
735b4beba1SMichael Clark 
745b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu");
755b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev");
765b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
775b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
785b4beba1SMichael Clark 
795b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/htif");
805b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/htif", "compatible", "ucb,htif0");
815b4beba1SMichael Clark 
825b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
835b4beba1SMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
84117caacfSAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
855b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
865b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
875b4beba1SMichael Clark 
885b4beba1SMichael Clark     nodename = g_strdup_printf("/memory@%lx",
895b4beba1SMichael Clark         (long)memmap[SPIKE_DRAM].base);
905b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
915b4beba1SMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
925b4beba1SMichael Clark         memmap[SPIKE_DRAM].base >> 32, memmap[SPIKE_DRAM].base,
935b4beba1SMichael Clark         mem_size >> 32, mem_size);
945b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
955b4beba1SMichael Clark     g_free(nodename);
965b4beba1SMichael Clark 
975b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
982a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
992a8756edSMichael Clark         SIFIVE_CLINT_TIMEBASE_FREQ);
1005b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
1015b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
1025b4beba1SMichael Clark 
1035b4beba1SMichael Clark     for (cpu = s->soc.num_harts - 1; cpu >= 0; cpu--) {
1045b4beba1SMichael Clark         nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
1055b4beba1SMichael Clark         char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
1065b4beba1SMichael Clark         char *isa = riscv_isa_string(&s->soc.harts[cpu]);
1075b4beba1SMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
108e883e992SBin Meng #if defined(TARGET_RISCV32)
109e883e992SBin Meng         qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32");
110e883e992SBin Meng #else
1115b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
112e883e992SBin Meng #endif
1135b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
1145b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
1155b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
1165b4beba1SMichael Clark         qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
1175b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
1185b4beba1SMichael Clark         qemu_fdt_add_subnode(fdt, intc);
1195b4beba1SMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "phandle", 1);
1205b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
1215b4beba1SMichael Clark         qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
1225b4beba1SMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
1235b4beba1SMichael Clark         g_free(isa);
1245b4beba1SMichael Clark         g_free(intc);
1255b4beba1SMichael Clark         g_free(nodename);
1265b4beba1SMichael Clark     }
1275b4beba1SMichael Clark 
1285b4beba1SMichael Clark     cells =  g_new0(uint32_t, s->soc.num_harts * 4);
1295b4beba1SMichael Clark     for (cpu = 0; cpu < s->soc.num_harts; cpu++) {
1305b4beba1SMichael Clark         nodename =
1315b4beba1SMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
1325b4beba1SMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
1335b4beba1SMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
1345b4beba1SMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
1355b4beba1SMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
1365b4beba1SMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
1375b4beba1SMichael Clark         g_free(nodename);
1385b4beba1SMichael Clark     }
1395b4beba1SMichael Clark     nodename = g_strdup_printf("/soc/clint@%lx",
1405b4beba1SMichael Clark         (long)memmap[SPIKE_CLINT].base);
1415b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
1425b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0");
1435b4beba1SMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
1445b4beba1SMichael Clark         0x0, memmap[SPIKE_CLINT].base,
1455b4beba1SMichael Clark         0x0, memmap[SPIKE_CLINT].size);
1465b4beba1SMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
1475b4beba1SMichael Clark         cells, s->soc.num_harts * sizeof(uint32_t) * 4);
1485b4beba1SMichael Clark     g_free(cells);
1495b4beba1SMichael Clark     g_free(nodename);
1505b4beba1SMichael Clark 
1517c28f4daSMichael Clark     if (cmdline) {
1525b4beba1SMichael Clark         qemu_fdt_add_subnode(fdt, "/chosen");
1535b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
1545b4beba1SMichael Clark     }
1557c28f4daSMichael Clark }
1565b4beba1SMichael Clark 
157cd69e3a6SAlistair Francis static void spike_board_init(MachineState *machine)
158cd69e3a6SAlistair Francis {
159cd69e3a6SAlistair Francis     const struct MemmapEntry *memmap = spike_memmap;
160cd69e3a6SAlistair Francis 
161cd69e3a6SAlistair Francis     SpikeState *s = g_new0(SpikeState, 1);
162cd69e3a6SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
163cd69e3a6SAlistair Francis     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
164cd69e3a6SAlistair Francis     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
165c4473127SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
166cd69e3a6SAlistair Francis 
167cd69e3a6SAlistair Francis     /* Initialize SOC */
1680074fce6SMarkus Armbruster     object_initialize_child(OBJECT(machine), "soc", &s->soc,
16975a6ed87SMarkus Armbruster                             TYPE_RISCV_HART_ARRAY);
1705325cc34SMarkus Armbruster     object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type,
171cd69e3a6SAlistair Francis                             &error_abort);
1725325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->soc), "num-harts", smp_cpus,
173cd69e3a6SAlistair Francis                             &error_abort);
1740074fce6SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->soc), &error_abort);
175cd69e3a6SAlistair Francis 
176cd69e3a6SAlistair Francis     /* register system main memory (actual RAM) */
177cd69e3a6SAlistair Francis     memory_region_init_ram(main_mem, NULL, "riscv.spike.ram",
178cd69e3a6SAlistair Francis                            machine->ram_size, &error_fatal);
179cd69e3a6SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SPIKE_DRAM].base,
180cd69e3a6SAlistair Francis         main_mem);
181cd69e3a6SAlistair Francis 
182cd69e3a6SAlistair Francis     /* create device tree */
183cd69e3a6SAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
184cd69e3a6SAlistair Francis 
185cd69e3a6SAlistair Francis     /* boot rom */
186cd69e3a6SAlistair Francis     memory_region_init_rom(mask_rom, NULL, "riscv.spike.mrom",
187cd69e3a6SAlistair Francis                            memmap[SPIKE_MROM].size, &error_fatal);
188cd69e3a6SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SPIKE_MROM].base,
189cd69e3a6SAlistair Francis                                 mask_rom);
190cd69e3a6SAlistair Francis 
1915b8a9863SAnup Patel     riscv_find_and_load_firmware(machine, BIOS_FILENAME,
1925b8a9863SAnup Patel                                  memmap[SPIKE_DRAM].base,
1935b8a9863SAnup Patel                                  htif_symbol_callback);
1945b8a9863SAnup Patel 
195cd69e3a6SAlistair Francis     if (machine->kernel_filename) {
1965b8a9863SAnup Patel         uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename,
1975b8a9863SAnup Patel                                                   htif_symbol_callback);
1985b8a9863SAnup Patel 
1995b8a9863SAnup Patel         if (machine->initrd_filename) {
2005b8a9863SAnup Patel             hwaddr start;
2015b8a9863SAnup Patel             hwaddr end = riscv_load_initrd(machine->initrd_filename,
2025b8a9863SAnup Patel                                            machine->ram_size, kernel_entry,
2035b8a9863SAnup Patel                                            &start);
2045b8a9863SAnup Patel             qemu_fdt_setprop_cell(s->fdt, "/chosen",
2055b8a9863SAnup Patel                                   "linux,initrd-start", start);
2065b8a9863SAnup Patel             qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
2075b8a9863SAnup Patel                                   end);
2085b8a9863SAnup Patel         }
209cd69e3a6SAlistair Francis     }
210cd69e3a6SAlistair Francis 
211*43cf723aSAtish Patra     /* load the reset vector */
212*43cf723aSAtish Patra     riscv_setup_rom_reset_vec(memmap[SPIKE_DRAM].base, memmap[SPIKE_MROM].base,
213*43cf723aSAtish Patra                               memmap[SPIKE_MROM].size, s->fdt);
214cd69e3a6SAlistair Francis 
215cd69e3a6SAlistair Francis     /* initialize HTIF using symbols found in load_kernel */
216cd69e3a6SAlistair Francis     htif_mm_init(system_memory, mask_rom, &s->soc.harts[0].env, serial_hd(0));
217cd69e3a6SAlistair Francis 
218cd69e3a6SAlistair Francis     /* Core Local Interruptor (timer and IPI) */
219cd69e3a6SAlistair Francis     sifive_clint_create(memmap[SPIKE_CLINT].base, memmap[SPIKE_CLINT].size,
2205f3616ccSAnup Patel         smp_cpus, SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE,
2215f3616ccSAnup Patel         false);
222cd69e3a6SAlistair Francis }
223cd69e3a6SAlistair Francis 
224cd69e3a6SAlistair Francis static void spike_machine_init(MachineClass *mc)
225cd69e3a6SAlistair Francis {
226cd69e3a6SAlistair Francis     mc->desc = "RISC-V Spike Board";
227cd69e3a6SAlistair Francis     mc->init = spike_board_init;
22831e6d704SAnup Patel     mc->max_cpus = 8;
229ea0ac7f6SPhilippe Mathieu-Daudé     mc->is_default = true;
230cd69e3a6SAlistair Francis     mc->default_cpu_type = SPIKE_V1_10_0_CPU;
2315b4beba1SMichael Clark }
2325b4beba1SMichael Clark 
233cd69e3a6SAlistair Francis DEFINE_MACHINE("spike", spike_machine_init)
234