xref: /qemu/hw/riscv/spike.c (revision 406fafd5d0f9a1c6a365ff1733c26a043b1c4877)
15b4beba1SMichael Clark /*
25b4beba1SMichael Clark  * QEMU RISC-V Spike Board
35b4beba1SMichael Clark  *
45b4beba1SMichael Clark  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
55b4beba1SMichael Clark  * Copyright (c) 2017-2018 SiFive, Inc.
65b4beba1SMichael Clark  *
75b4beba1SMichael Clark  * This provides a RISC-V Board with the following devices:
85b4beba1SMichael Clark  *
95b4beba1SMichael Clark  * 0) HTIF Console and Poweroff
105b4beba1SMichael Clark  * 1) CLINT (Timer and IPI)
115b4beba1SMichael Clark  * 2) PLIC (Platform Level Interrupt Controller)
125b4beba1SMichael Clark  *
135b4beba1SMichael Clark  * This program is free software; you can redistribute it and/or modify it
145b4beba1SMichael Clark  * under the terms and conditions of the GNU General Public License,
155b4beba1SMichael Clark  * version 2 or later, as published by the Free Software Foundation.
165b4beba1SMichael Clark  *
175b4beba1SMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
185b4beba1SMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
195b4beba1SMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
205b4beba1SMichael Clark  * more details.
215b4beba1SMichael Clark  *
225b4beba1SMichael Clark  * You should have received a copy of the GNU General Public License along with
235b4beba1SMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
245b4beba1SMichael Clark  */
255b4beba1SMichael Clark 
265b4beba1SMichael Clark #include "qemu/osdep.h"
275b4beba1SMichael Clark #include "qemu/log.h"
285b4beba1SMichael Clark #include "qemu/error-report.h"
295b4beba1SMichael Clark #include "qapi/error.h"
305b4beba1SMichael Clark #include "hw/boards.h"
315b4beba1SMichael Clark #include "hw/loader.h"
325b4beba1SMichael Clark #include "hw/sysbus.h"
335b4beba1SMichael Clark #include "target/riscv/cpu.h"
345b4beba1SMichael Clark #include "hw/riscv/riscv_htif.h"
355b4beba1SMichael Clark #include "hw/riscv/riscv_hart.h"
365b4beba1SMichael Clark #include "hw/riscv/spike.h"
370ac24d56SAlistair Francis #include "hw/riscv/boot.h"
38a7172791SAnup Patel #include "hw/riscv/numa.h"
39*406fafd5SBin Meng #include "hw/intc/sifive_clint.h"
405b4beba1SMichael Clark #include "chardev/char.h"
415b4beba1SMichael Clark #include "sysemu/arch_init.h"
425b4beba1SMichael Clark #include "sysemu/device_tree.h"
43cd69e3a6SAlistair Francis #include "sysemu/qtest.h"
4446517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
455aec3247SMichael Clark 
46fad14439SBin Meng /*
47fad14439SBin Meng  * Not like other RISC-V machines that use plain binary bios images,
48fad14439SBin Meng  * keeping ELF files here was intentional because BIN files don't work
49fad14439SBin Meng  * for the Spike machine as HTIF emulation depends on ELF parsing.
50fad14439SBin Meng  */
515b8a9863SAnup Patel #if defined(TARGET_RISCV32)
52fad14439SBin Meng # define BIOS_FILENAME "opensbi-riscv32-generic-fw_dynamic.elf"
535b8a9863SAnup Patel #else
54fad14439SBin Meng # define BIOS_FILENAME "opensbi-riscv64-generic-fw_dynamic.elf"
555b8a9863SAnup Patel #endif
565b8a9863SAnup Patel 
575b4beba1SMichael Clark static const struct MemmapEntry {
585b4beba1SMichael Clark     hwaddr base;
595b4beba1SMichael Clark     hwaddr size;
605b4beba1SMichael Clark } spike_memmap[] = {
619eb8b14aSBin Meng     [SPIKE_MROM] =     {     0x1000,     0xf000 },
625b4beba1SMichael Clark     [SPIKE_CLINT] =    {  0x2000000,    0x10000 },
635b4beba1SMichael Clark     [SPIKE_DRAM] =     { 0x80000000,        0x0 },
645b4beba1SMichael Clark };
655b4beba1SMichael Clark 
665b4beba1SMichael Clark static void create_fdt(SpikeState *s, const struct MemmapEntry *memmap,
675b4beba1SMichael Clark     uint64_t mem_size, const char *cmdline)
685b4beba1SMichael Clark {
695b4beba1SMichael Clark     void *fdt;
70a7172791SAnup Patel     uint64_t addr, size;
71a7172791SAnup Patel     unsigned long clint_addr;
72a7172791SAnup Patel     int cpu, socket;
73a7172791SAnup Patel     MachineState *mc = MACHINE(s);
74a7172791SAnup Patel     uint32_t *clint_cells;
75a7172791SAnup Patel     uint32_t cpu_phandle, intc_phandle, phandle = 1;
76a7172791SAnup Patel     char *name, *mem_name, *clint_name, *clust_name;
77a7172791SAnup Patel     char *core_name, *cpu_name, *intc_name;
785b4beba1SMichael Clark 
795b4beba1SMichael Clark     fdt = s->fdt = create_device_tree(&s->fdt_size);
805b4beba1SMichael Clark     if (!fdt) {
815b4beba1SMichael Clark         error_report("create_device_tree() failed");
825b4beba1SMichael Clark         exit(1);
835b4beba1SMichael Clark     }
845b4beba1SMichael Clark 
855b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu");
865b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev");
875b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
885b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
895b4beba1SMichael Clark 
905b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/htif");
915b4beba1SMichael Clark     qemu_fdt_setprop_string(fdt, "/htif", "compatible", "ucb,htif0");
925b4beba1SMichael Clark 
935b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
945b4beba1SMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
95117caacfSAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
965b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
975b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
985b4beba1SMichael Clark 
995b4beba1SMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
1002a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
1012a8756edSMichael Clark         SIFIVE_CLINT_TIMEBASE_FREQ);
1025b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
1035b4beba1SMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
104a7172791SAnup Patel     qemu_fdt_add_subnode(fdt, "/cpus/cpu-map");
1055b4beba1SMichael Clark 
106a7172791SAnup Patel     for (socket = (riscv_socket_count(mc) - 1); socket >= 0; socket--) {
107a7172791SAnup Patel         clust_name = g_strdup_printf("/cpus/cpu-map/cluster%d", socket);
108a7172791SAnup Patel         qemu_fdt_add_subnode(fdt, clust_name);
109a7172791SAnup Patel 
110a7172791SAnup Patel         clint_cells =  g_new0(uint32_t, s->soc[socket].num_harts * 4);
111a7172791SAnup Patel 
112a7172791SAnup Patel         for (cpu = s->soc[socket].num_harts - 1; cpu >= 0; cpu--) {
113a7172791SAnup Patel             cpu_phandle = phandle++;
114a7172791SAnup Patel 
115a7172791SAnup Patel             cpu_name = g_strdup_printf("/cpus/cpu@%d",
116a7172791SAnup Patel                 s->soc[socket].hartid_base + cpu);
117a7172791SAnup Patel             qemu_fdt_add_subnode(fdt, cpu_name);
118e883e992SBin Meng #if defined(TARGET_RISCV32)
119a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv32");
120e883e992SBin Meng #else
121a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "mmu-type", "riscv,sv48");
122e883e992SBin Meng #endif
123a7172791SAnup Patel             name = riscv_isa_string(&s->soc[socket].harts[cpu]);
124a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "riscv,isa", name);
125a7172791SAnup Patel             g_free(name);
126a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "compatible", "riscv");
127a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay");
128a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "reg",
129a7172791SAnup Patel                 s->soc[socket].hartid_base + cpu);
130a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu");
131a7172791SAnup Patel             riscv_socket_fdt_write_id(mc, fdt, cpu_name, socket);
132a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, cpu_name, "phandle", cpu_phandle);
133a7172791SAnup Patel 
134a7172791SAnup Patel             intc_name = g_strdup_printf("%s/interrupt-controller", cpu_name);
135a7172791SAnup Patel             qemu_fdt_add_subnode(fdt, intc_name);
136a7172791SAnup Patel             intc_phandle = phandle++;
137a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "phandle", intc_phandle);
138a7172791SAnup Patel             qemu_fdt_setprop_string(fdt, intc_name, "compatible",
139a7172791SAnup Patel                 "riscv,cpu-intc");
140a7172791SAnup Patel             qemu_fdt_setprop(fdt, intc_name, "interrupt-controller", NULL, 0);
141a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, intc_name, "#interrupt-cells", 1);
142a7172791SAnup Patel 
143a7172791SAnup Patel             clint_cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
144a7172791SAnup Patel             clint_cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
145a7172791SAnup Patel             clint_cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
146a7172791SAnup Patel             clint_cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
147a7172791SAnup Patel 
148a7172791SAnup Patel             core_name = g_strdup_printf("%s/core%d", clust_name, cpu);
149a7172791SAnup Patel             qemu_fdt_add_subnode(fdt, core_name);
150a7172791SAnup Patel             qemu_fdt_setprop_cell(fdt, core_name, "cpu", cpu_phandle);
151a7172791SAnup Patel 
152a7172791SAnup Patel             g_free(core_name);
153a7172791SAnup Patel             g_free(intc_name);
154a7172791SAnup Patel             g_free(cpu_name);
1555b4beba1SMichael Clark         }
1565b4beba1SMichael Clark 
157a7172791SAnup Patel         addr = memmap[SPIKE_DRAM].base + riscv_socket_mem_offset(mc, socket);
158a7172791SAnup Patel         size = riscv_socket_mem_size(mc, socket);
159a7172791SAnup Patel         mem_name = g_strdup_printf("/memory@%lx", (long)addr);
160a7172791SAnup Patel         qemu_fdt_add_subnode(fdt, mem_name);
161a7172791SAnup Patel         qemu_fdt_setprop_cells(fdt, mem_name, "reg",
162a7172791SAnup Patel             addr >> 32, addr, size >> 32, size);
163a7172791SAnup Patel         qemu_fdt_setprop_string(fdt, mem_name, "device_type", "memory");
164a7172791SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, mem_name, socket);
165a7172791SAnup Patel         g_free(mem_name);
166a7172791SAnup Patel 
167a7172791SAnup Patel         clint_addr = memmap[SPIKE_CLINT].base +
168a7172791SAnup Patel             (memmap[SPIKE_CLINT].size * socket);
169a7172791SAnup Patel         clint_name = g_strdup_printf("/soc/clint@%lx", clint_addr);
170a7172791SAnup Patel         qemu_fdt_add_subnode(fdt, clint_name);
171a7172791SAnup Patel         qemu_fdt_setprop_string(fdt, clint_name, "compatible", "riscv,clint0");
172a7172791SAnup Patel         qemu_fdt_setprop_cells(fdt, clint_name, "reg",
173a7172791SAnup Patel             0x0, clint_addr, 0x0, memmap[SPIKE_CLINT].size);
174a7172791SAnup Patel         qemu_fdt_setprop(fdt, clint_name, "interrupts-extended",
175a7172791SAnup Patel             clint_cells, s->soc[socket].num_harts * sizeof(uint32_t) * 4);
176a7172791SAnup Patel         riscv_socket_fdt_write_id(mc, fdt, clint_name, socket);
177a7172791SAnup Patel 
178a7172791SAnup Patel         g_free(clint_name);
179a7172791SAnup Patel         g_free(clint_cells);
180a7172791SAnup Patel         g_free(clust_name);
1815b4beba1SMichael Clark     }
182a7172791SAnup Patel 
183a7172791SAnup Patel     riscv_socket_fdt_write_distance_matrix(mc, fdt);
1845b4beba1SMichael Clark 
1857c28f4daSMichael Clark     if (cmdline) {
1865b4beba1SMichael Clark         qemu_fdt_add_subnode(fdt, "/chosen");
1875b4beba1SMichael Clark         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
1885b4beba1SMichael Clark     }
1897c28f4daSMichael Clark }
1905b4beba1SMichael Clark 
191cd69e3a6SAlistair Francis static void spike_board_init(MachineState *machine)
192cd69e3a6SAlistair Francis {
193cd69e3a6SAlistair Francis     const struct MemmapEntry *memmap = spike_memmap;
194a7172791SAnup Patel     SpikeState *s = SPIKE_MACHINE(machine);
195cd69e3a6SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
196cd69e3a6SAlistair Francis     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
197cd69e3a6SAlistair Francis     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
19866b1205bSAtish Patra     uint32_t fdt_load_addr;
199dc144fe1SAtish Patra     uint64_t kernel_entry;
200a7172791SAnup Patel     char *soc_name;
201a7172791SAnup Patel     int i, base_hartid, hart_count;
202cd69e3a6SAlistair Francis 
203a7172791SAnup Patel     /* Check socket count limit */
204a7172791SAnup Patel     if (SPIKE_SOCKETS_MAX < riscv_socket_count(machine)) {
205a7172791SAnup Patel         error_report("number of sockets/nodes should be less than %d",
206a7172791SAnup Patel             SPIKE_SOCKETS_MAX);
207a7172791SAnup Patel         exit(1);
208a7172791SAnup Patel     }
209a7172791SAnup Patel 
210a7172791SAnup Patel     /* Initialize sockets */
211a7172791SAnup Patel     for (i = 0; i < riscv_socket_count(machine); i++) {
212a7172791SAnup Patel         if (!riscv_socket_check_hartids(machine, i)) {
213a7172791SAnup Patel             error_report("discontinuous hartids in socket%d", i);
214a7172791SAnup Patel             exit(1);
215a7172791SAnup Patel         }
216a7172791SAnup Patel 
217a7172791SAnup Patel         base_hartid = riscv_socket_first_hartid(machine, i);
218a7172791SAnup Patel         if (base_hartid < 0) {
219a7172791SAnup Patel             error_report("can't find hartid base for socket%d", i);
220a7172791SAnup Patel             exit(1);
221a7172791SAnup Patel         }
222a7172791SAnup Patel 
223a7172791SAnup Patel         hart_count = riscv_socket_hart_count(machine, i);
224a7172791SAnup Patel         if (hart_count < 0) {
225a7172791SAnup Patel             error_report("can't find hart count for socket%d", i);
226a7172791SAnup Patel             exit(1);
227a7172791SAnup Patel         }
228a7172791SAnup Patel 
229a7172791SAnup Patel         soc_name = g_strdup_printf("soc%d", i);
230a7172791SAnup Patel         object_initialize_child(OBJECT(machine), soc_name, &s->soc[i],
23175a6ed87SMarkus Armbruster                                 TYPE_RISCV_HART_ARRAY);
232a7172791SAnup Patel         g_free(soc_name);
233a7172791SAnup Patel         object_property_set_str(OBJECT(&s->soc[i]), "cpu-type",
234a7172791SAnup Patel                                 machine->cpu_type, &error_abort);
235a7172791SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "hartid-base",
236a7172791SAnup Patel                                 base_hartid, &error_abort);
237a7172791SAnup Patel         object_property_set_int(OBJECT(&s->soc[i]), "num-harts",
238a7172791SAnup Patel                                 hart_count, &error_abort);
239a7172791SAnup Patel         sysbus_realize(SYS_BUS_DEVICE(&s->soc[i]), &error_abort);
240a7172791SAnup Patel 
241a7172791SAnup Patel         /* Core Local Interruptor (timer and IPI) for each socket */
242a7172791SAnup Patel         sifive_clint_create(
243a7172791SAnup Patel             memmap[SPIKE_CLINT].base + i * memmap[SPIKE_CLINT].size,
244a7172791SAnup Patel             memmap[SPIKE_CLINT].size, base_hartid, hart_count,
245a47ef6e9SBin Meng             SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE,
246a47ef6e9SBin Meng             SIFIVE_CLINT_TIMEBASE_FREQ, false);
247a7172791SAnup Patel     }
248cd69e3a6SAlistair Francis 
249cd69e3a6SAlistair Francis     /* register system main memory (actual RAM) */
250cd69e3a6SAlistair Francis     memory_region_init_ram(main_mem, NULL, "riscv.spike.ram",
251cd69e3a6SAlistair Francis                            machine->ram_size, &error_fatal);
252cd69e3a6SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SPIKE_DRAM].base,
253cd69e3a6SAlistair Francis         main_mem);
254cd69e3a6SAlistair Francis 
255cd69e3a6SAlistair Francis     /* create device tree */
256cd69e3a6SAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
257cd69e3a6SAlistair Francis 
258cd69e3a6SAlistair Francis     /* boot rom */
259cd69e3a6SAlistair Francis     memory_region_init_rom(mask_rom, NULL, "riscv.spike.mrom",
260cd69e3a6SAlistair Francis                            memmap[SPIKE_MROM].size, &error_fatal);
261cd69e3a6SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SPIKE_MROM].base,
262cd69e3a6SAlistair Francis                                 mask_rom);
263cd69e3a6SAlistair Francis 
2645b8a9863SAnup Patel     riscv_find_and_load_firmware(machine, BIOS_FILENAME,
2655b8a9863SAnup Patel                                  memmap[SPIKE_DRAM].base,
2665b8a9863SAnup Patel                                  htif_symbol_callback);
2675b8a9863SAnup Patel 
268cd69e3a6SAlistair Francis     if (machine->kernel_filename) {
269dc144fe1SAtish Patra         kernel_entry = riscv_load_kernel(machine->kernel_filename,
2705b8a9863SAnup Patel                                          htif_symbol_callback);
2715b8a9863SAnup Patel 
2725b8a9863SAnup Patel         if (machine->initrd_filename) {
2735b8a9863SAnup Patel             hwaddr start;
2745b8a9863SAnup Patel             hwaddr end = riscv_load_initrd(machine->initrd_filename,
2755b8a9863SAnup Patel                                            machine->ram_size, kernel_entry,
2765b8a9863SAnup Patel                                            &start);
2775b8a9863SAnup Patel             qemu_fdt_setprop_cell(s->fdt, "/chosen",
2785b8a9863SAnup Patel                                   "linux,initrd-start", start);
2795b8a9863SAnup Patel             qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
2805b8a9863SAnup Patel                                   end);
2815b8a9863SAnup Patel         }
282dc144fe1SAtish Patra     } else {
283dc144fe1SAtish Patra        /*
284dc144fe1SAtish Patra         * If dynamic firmware is used, it doesn't know where is the next mode
285dc144fe1SAtish Patra         * if kernel argument is not set.
286dc144fe1SAtish Patra         */
287dc144fe1SAtish Patra         kernel_entry = 0;
288cd69e3a6SAlistair Francis     }
289cd69e3a6SAlistair Francis 
29066b1205bSAtish Patra     /* Compute the fdt load address in dram */
29166b1205bSAtish Patra     fdt_load_addr = riscv_load_fdt(memmap[SPIKE_DRAM].base,
29266b1205bSAtish Patra                                    machine->ram_size, s->fdt);
29343cf723aSAtish Patra     /* load the reset vector */
29443cf723aSAtish Patra     riscv_setup_rom_reset_vec(memmap[SPIKE_DRAM].base, memmap[SPIKE_MROM].base,
295dc144fe1SAtish Patra                               memmap[SPIKE_MROM].size, kernel_entry,
29666b1205bSAtish Patra                               fdt_load_addr, s->fdt);
297cd69e3a6SAlistair Francis 
298cd69e3a6SAlistair Francis     /* initialize HTIF using symbols found in load_kernel */
299a7172791SAnup Patel     htif_mm_init(system_memory, mask_rom,
300a7172791SAnup Patel                  &s->soc[0].harts[0].env, serial_hd(0));
301cd69e3a6SAlistair Francis }
302cd69e3a6SAlistair Francis 
303a7172791SAnup Patel static void spike_machine_instance_init(Object *obj)
304cd69e3a6SAlistair Francis {
305a7172791SAnup Patel }
306a7172791SAnup Patel 
307a7172791SAnup Patel static void spike_machine_class_init(ObjectClass *oc, void *data)
308a7172791SAnup Patel {
309a7172791SAnup Patel     MachineClass *mc = MACHINE_CLASS(oc);
310a7172791SAnup Patel 
311a7172791SAnup Patel     mc->desc = "RISC-V Spike board";
312cd69e3a6SAlistair Francis     mc->init = spike_board_init;
313a7172791SAnup Patel     mc->max_cpus = SPIKE_CPUS_MAX;
314ea0ac7f6SPhilippe Mathieu-Daudé     mc->is_default = true;
315cd69e3a6SAlistair Francis     mc->default_cpu_type = SPIKE_V1_10_0_CPU;
316a7172791SAnup Patel     mc->possible_cpu_arch_ids = riscv_numa_possible_cpu_arch_ids;
317a7172791SAnup Patel     mc->cpu_index_to_instance_props = riscv_numa_cpu_index_to_props;
318a7172791SAnup Patel     mc->get_default_cpu_node_id = riscv_numa_get_default_cpu_node_id;
319a7172791SAnup Patel     mc->numa_mem_supported = true;
3205b4beba1SMichael Clark }
3215b4beba1SMichael Clark 
322a7172791SAnup Patel static const TypeInfo spike_machine_typeinfo = {
323a7172791SAnup Patel     .name       = MACHINE_TYPE_NAME("spike"),
324a7172791SAnup Patel     .parent     = TYPE_MACHINE,
325a7172791SAnup Patel     .class_init = spike_machine_class_init,
326a7172791SAnup Patel     .instance_init = spike_machine_instance_init,
327a7172791SAnup Patel     .instance_size = sizeof(SpikeState),
328a7172791SAnup Patel };
329a7172791SAnup Patel 
330a7172791SAnup Patel static void spike_machine_init_register_types(void)
331a7172791SAnup Patel {
332a7172791SAnup Patel     type_register_static(&spike_machine_typeinfo);
333a7172791SAnup Patel }
334a7172791SAnup Patel 
335a7172791SAnup Patel type_init(spike_machine_init_register_types)
336