xref: /qemu/hw/riscv/shakti_c.c (revision b8fb878aa2485fd41502295f0ff5362a67c8ba68)
17a261bafSVijai Kumar K /*
27a261bafSVijai Kumar K  * Shakti C-class SoC emulation
37a261bafSVijai Kumar K  *
47a261bafSVijai Kumar K  * Copyright (c) 2021 Vijai Kumar K <vijai@behindbytes.com>
57a261bafSVijai Kumar K  *
67a261bafSVijai Kumar K  * This program is free software; you can redistribute it and/or modify it
77a261bafSVijai Kumar K  * under the terms and conditions of the GNU General Public License,
87a261bafSVijai Kumar K  * version 2 or later, as published by the Free Software Foundation.
97a261bafSVijai Kumar K  *
107a261bafSVijai Kumar K  * This program is distributed in the hope it will be useful, but WITHOUT
117a261bafSVijai Kumar K  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
127a261bafSVijai Kumar K  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
137a261bafSVijai Kumar K  * more details.
147a261bafSVijai Kumar K  *
157a261bafSVijai Kumar K  * You should have received a copy of the GNU General Public License along with
167a261bafSVijai Kumar K  * this program.  If not, see <http://www.gnu.org/licenses/>.
177a261bafSVijai Kumar K  */
187a261bafSVijai Kumar K 
197a261bafSVijai Kumar K #include "qemu/osdep.h"
207a261bafSVijai Kumar K #include "hw/boards.h"
217a261bafSVijai Kumar K #include "hw/riscv/shakti_c.h"
227a261bafSVijai Kumar K #include "qapi/error.h"
237a261bafSVijai Kumar K #include "hw/intc/sifive_plic.h"
24cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h"
257a261bafSVijai Kumar K #include "sysemu/sysemu.h"
267a261bafSVijai Kumar K #include "hw/qdev-properties.h"
277a261bafSVijai Kumar K #include "exec/address-spaces.h"
287a261bafSVijai Kumar K #include "hw/riscv/boot.h"
297a261bafSVijai Kumar K 
307a261bafSVijai Kumar K 
317a261bafSVijai Kumar K static const struct MemmapEntry {
327a261bafSVijai Kumar K     hwaddr base;
337a261bafSVijai Kumar K     hwaddr size;
347a261bafSVijai Kumar K } shakti_c_memmap[] = {
357a261bafSVijai Kumar K     [SHAKTI_C_ROM]   =  {  0x00001000,  0x2000   },
367a261bafSVijai Kumar K     [SHAKTI_C_RAM]   =  {  0x80000000,  0x0      },
377a261bafSVijai Kumar K     [SHAKTI_C_UART]  =  {  0x00011300,  0x00040  },
387a261bafSVijai Kumar K     [SHAKTI_C_GPIO]  =  {  0x020d0000,  0x00100  },
397a261bafSVijai Kumar K     [SHAKTI_C_PLIC]  =  {  0x0c000000,  0x20000  },
407a261bafSVijai Kumar K     [SHAKTI_C_CLINT] =  {  0x02000000,  0xc0000  },
417a261bafSVijai Kumar K     [SHAKTI_C_I2C]   =  {  0x20c00000,  0x00100  },
427a261bafSVijai Kumar K };
437a261bafSVijai Kumar K 
447a261bafSVijai Kumar K static void shakti_c_machine_state_init(MachineState *mstate)
457a261bafSVijai Kumar K {
467a261bafSVijai Kumar K     ShaktiCMachineState *sms = RISCV_SHAKTI_MACHINE(mstate);
477a261bafSVijai Kumar K     MemoryRegion *system_memory = get_system_memory();
487a261bafSVijai Kumar K     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
497a261bafSVijai Kumar K 
507a261bafSVijai Kumar K     /* Allow only Shakti C CPU for this platform */
517a261bafSVijai Kumar K     if (strcmp(mstate->cpu_type, TYPE_RISCV_CPU_SHAKTI_C) != 0) {
527a261bafSVijai Kumar K         error_report("This board can only be used with Shakti C CPU");
537a261bafSVijai Kumar K         exit(1);
547a261bafSVijai Kumar K     }
557a261bafSVijai Kumar K 
567a261bafSVijai Kumar K     /* Initialize SoC */
577a261bafSVijai Kumar K     object_initialize_child(OBJECT(mstate), "soc", &sms->soc,
587a261bafSVijai Kumar K                             TYPE_RISCV_SHAKTI_SOC);
597a261bafSVijai Kumar K     qdev_realize(DEVICE(&sms->soc), NULL, &error_abort);
607a261bafSVijai Kumar K 
617a261bafSVijai Kumar K     /* register RAM */
627a261bafSVijai Kumar K     memory_region_init_ram(main_mem, NULL, "riscv.shakti.c.ram",
637a261bafSVijai Kumar K                            mstate->ram_size, &error_fatal);
647a261bafSVijai Kumar K     memory_region_add_subregion(system_memory,
657a261bafSVijai Kumar K                                 shakti_c_memmap[SHAKTI_C_RAM].base,
667a261bafSVijai Kumar K                                 main_mem);
677a261bafSVijai Kumar K 
687a261bafSVijai Kumar K     /* ROM reset vector */
697a261bafSVijai Kumar K     riscv_setup_rom_reset_vec(mstate, &sms->soc.cpus,
707a261bafSVijai Kumar K                               shakti_c_memmap[SHAKTI_C_RAM].base,
717a261bafSVijai Kumar K                               shakti_c_memmap[SHAKTI_C_ROM].base,
727a261bafSVijai Kumar K                               shakti_c_memmap[SHAKTI_C_ROM].size, 0, 0,
737a261bafSVijai Kumar K                               NULL);
747a261bafSVijai Kumar K     if (mstate->firmware) {
757a261bafSVijai Kumar K         riscv_load_firmware(mstate->firmware,
767a261bafSVijai Kumar K                             shakti_c_memmap[SHAKTI_C_RAM].base,
777a261bafSVijai Kumar K                             NULL);
787a261bafSVijai Kumar K     }
797a261bafSVijai Kumar K }
807a261bafSVijai Kumar K 
817a261bafSVijai Kumar K static void shakti_c_machine_instance_init(Object *obj)
827a261bafSVijai Kumar K {
837a261bafSVijai Kumar K }
847a261bafSVijai Kumar K 
857a261bafSVijai Kumar K static void shakti_c_machine_class_init(ObjectClass *klass, void *data)
867a261bafSVijai Kumar K {
877a261bafSVijai Kumar K     MachineClass *mc = MACHINE_CLASS(klass);
887a261bafSVijai Kumar K     mc->desc = "RISC-V Board compatible with Shakti SDK";
897a261bafSVijai Kumar K     mc->init = shakti_c_machine_state_init;
907a261bafSVijai Kumar K     mc->default_cpu_type = TYPE_RISCV_CPU_SHAKTI_C;
917a261bafSVijai Kumar K }
927a261bafSVijai Kumar K 
937a261bafSVijai Kumar K static const TypeInfo shakti_c_machine_type_info = {
947a261bafSVijai Kumar K     .name = TYPE_RISCV_SHAKTI_MACHINE,
957a261bafSVijai Kumar K     .parent = TYPE_MACHINE,
967a261bafSVijai Kumar K     .class_init = shakti_c_machine_class_init,
977a261bafSVijai Kumar K     .instance_init = shakti_c_machine_instance_init,
987a261bafSVijai Kumar K     .instance_size = sizeof(ShaktiCMachineState),
997a261bafSVijai Kumar K };
1007a261bafSVijai Kumar K 
1017a261bafSVijai Kumar K static void shakti_c_machine_type_info_register(void)
1027a261bafSVijai Kumar K {
1037a261bafSVijai Kumar K     type_register_static(&shakti_c_machine_type_info);
1047a261bafSVijai Kumar K }
1057a261bafSVijai Kumar K type_init(shakti_c_machine_type_info_register)
1067a261bafSVijai Kumar K 
1077a261bafSVijai Kumar K static void shakti_c_soc_state_realize(DeviceState *dev, Error **errp)
1087a261bafSVijai Kumar K {
109f436ecc3SAlistair Francis     MachineState *ms = MACHINE(qdev_get_machine());
1107a261bafSVijai Kumar K     ShaktiCSoCState *sss = RISCV_SHAKTI_SOC(dev);
1117a261bafSVijai Kumar K     MemoryRegion *system_memory = get_system_memory();
1127a261bafSVijai Kumar K 
1137a261bafSVijai Kumar K     sysbus_realize(SYS_BUS_DEVICE(&sss->cpus), &error_abort);
1147a261bafSVijai Kumar K 
1157a261bafSVijai Kumar K     sss->plic = sifive_plic_create(shakti_c_memmap[SHAKTI_C_PLIC].base,
116f436ecc3SAlistair Francis         (char *)SHAKTI_C_PLIC_HART_CONFIG, ms->smp.cpus, 0,
1177a261bafSVijai Kumar K         SHAKTI_C_PLIC_NUM_SOURCES,
1187a261bafSVijai Kumar K         SHAKTI_C_PLIC_NUM_PRIORITIES,
1197a261bafSVijai Kumar K         SHAKTI_C_PLIC_PRIORITY_BASE,
1207a261bafSVijai Kumar K         SHAKTI_C_PLIC_PENDING_BASE,
1217a261bafSVijai Kumar K         SHAKTI_C_PLIC_ENABLE_BASE,
1227a261bafSVijai Kumar K         SHAKTI_C_PLIC_ENABLE_STRIDE,
1237a261bafSVijai Kumar K         SHAKTI_C_PLIC_CONTEXT_BASE,
1247a261bafSVijai Kumar K         SHAKTI_C_PLIC_CONTEXT_STRIDE,
1257a261bafSVijai Kumar K         shakti_c_memmap[SHAKTI_C_PLIC].size);
1267a261bafSVijai Kumar K 
127*b8fb878aSAnup Patel     riscv_aclint_swi_create(shakti_c_memmap[SHAKTI_C_CLINT].base,
128*b8fb878aSAnup Patel         0, 1, false);
129*b8fb878aSAnup Patel     riscv_aclint_mtimer_create(shakti_c_memmap[SHAKTI_C_CLINT].base +
130*b8fb878aSAnup Patel             RISCV_ACLINT_SWI_SIZE,
131*b8fb878aSAnup Patel         RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 0, 1,
132*b8fb878aSAnup Patel         RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME,
133*b8fb878aSAnup Patel         RISCV_ACLINT_DEFAULT_TIMEBASE_FREQ, false);
1347a261bafSVijai Kumar K 
1358a2aca3dSVijai Kumar K     qdev_prop_set_chr(DEVICE(&(sss->uart)), "chardev", serial_hd(0));
1368a2aca3dSVijai Kumar K     if (!sysbus_realize(SYS_BUS_DEVICE(&sss->uart), errp)) {
1378a2aca3dSVijai Kumar K         return;
1388a2aca3dSVijai Kumar K     }
1398a2aca3dSVijai Kumar K     sysbus_mmio_map(SYS_BUS_DEVICE(&sss->uart), 0,
1408a2aca3dSVijai Kumar K                     shakti_c_memmap[SHAKTI_C_UART].base);
1418a2aca3dSVijai Kumar K 
1427a261bafSVijai Kumar K     /* ROM */
1437a261bafSVijai Kumar K     memory_region_init_rom(&sss->rom, OBJECT(dev), "riscv.shakti.c.rom",
1447a261bafSVijai Kumar K                            shakti_c_memmap[SHAKTI_C_ROM].size, &error_fatal);
1457a261bafSVijai Kumar K     memory_region_add_subregion(system_memory,
1467a261bafSVijai Kumar K         shakti_c_memmap[SHAKTI_C_ROM].base, &sss->rom);
1477a261bafSVijai Kumar K }
1487a261bafSVijai Kumar K 
1497a261bafSVijai Kumar K static void shakti_c_soc_class_init(ObjectClass *klass, void *data)
1507a261bafSVijai Kumar K {
1517a261bafSVijai Kumar K     DeviceClass *dc = DEVICE_CLASS(klass);
1527a261bafSVijai Kumar K     dc->realize = shakti_c_soc_state_realize;
1537a261bafSVijai Kumar K }
1547a261bafSVijai Kumar K 
1557a261bafSVijai Kumar K static void shakti_c_soc_instance_init(Object *obj)
1567a261bafSVijai Kumar K {
1577a261bafSVijai Kumar K     ShaktiCSoCState *sss = RISCV_SHAKTI_SOC(obj);
1587a261bafSVijai Kumar K 
1597a261bafSVijai Kumar K     object_initialize_child(obj, "cpus", &sss->cpus, TYPE_RISCV_HART_ARRAY);
1608a2aca3dSVijai Kumar K     object_initialize_child(obj, "uart", &sss->uart, TYPE_SHAKTI_UART);
1617a261bafSVijai Kumar K 
1627a261bafSVijai Kumar K     /*
1637a261bafSVijai Kumar K      * CPU type is fixed and we are not supporting passing from commandline yet.
1647a261bafSVijai Kumar K      * So let it be in instance_init. When supported should use ms->cpu_type
1657a261bafSVijai Kumar K      * instead of TYPE_RISCV_CPU_SHAKTI_C
1667a261bafSVijai Kumar K      */
1677a261bafSVijai Kumar K     object_property_set_str(OBJECT(&sss->cpus), "cpu-type",
1687a261bafSVijai Kumar K                             TYPE_RISCV_CPU_SHAKTI_C, &error_abort);
1697a261bafSVijai Kumar K     object_property_set_int(OBJECT(&sss->cpus), "num-harts", 1,
1707a261bafSVijai Kumar K                             &error_abort);
1717a261bafSVijai Kumar K }
1727a261bafSVijai Kumar K 
1737a261bafSVijai Kumar K static const TypeInfo shakti_c_type_info = {
1747a261bafSVijai Kumar K     .name = TYPE_RISCV_SHAKTI_SOC,
1757a261bafSVijai Kumar K     .parent = TYPE_DEVICE,
1767a261bafSVijai Kumar K     .class_init = shakti_c_soc_class_init,
1777a261bafSVijai Kumar K     .instance_init = shakti_c_soc_instance_init,
1787a261bafSVijai Kumar K     .instance_size = sizeof(ShaktiCSoCState),
1797a261bafSVijai Kumar K };
1807a261bafSVijai Kumar K 
1817a261bafSVijai Kumar K static void shakti_c_type_info_register(void)
1827a261bafSVijai Kumar K {
1837a261bafSVijai Kumar K     type_register_static(&shakti_c_type_info);
1847a261bafSVijai Kumar K }
1857a261bafSVijai Kumar K type_init(shakti_c_type_info_register)
186