xref: /qemu/hw/riscv/shakti_c.c (revision 7a261bafc8ee01294cc709366810798bec4fe2f7)
1*7a261bafSVijai Kumar K /*
2*7a261bafSVijai Kumar K  * Shakti C-class SoC emulation
3*7a261bafSVijai Kumar K  *
4*7a261bafSVijai Kumar K  * Copyright (c) 2021 Vijai Kumar K <vijai@behindbytes.com>
5*7a261bafSVijai Kumar K  *
6*7a261bafSVijai Kumar K  * This program is free software; you can redistribute it and/or modify it
7*7a261bafSVijai Kumar K  * under the terms and conditions of the GNU General Public License,
8*7a261bafSVijai Kumar K  * version 2 or later, as published by the Free Software Foundation.
9*7a261bafSVijai Kumar K  *
10*7a261bafSVijai Kumar K  * This program is distributed in the hope it will be useful, but WITHOUT
11*7a261bafSVijai Kumar K  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12*7a261bafSVijai Kumar K  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13*7a261bafSVijai Kumar K  * more details.
14*7a261bafSVijai Kumar K  *
15*7a261bafSVijai Kumar K  * You should have received a copy of the GNU General Public License along with
16*7a261bafSVijai Kumar K  * this program.  If not, see <http://www.gnu.org/licenses/>.
17*7a261bafSVijai Kumar K  */
18*7a261bafSVijai Kumar K 
19*7a261bafSVijai Kumar K #include "qemu/osdep.h"
20*7a261bafSVijai Kumar K #include "hw/boards.h"
21*7a261bafSVijai Kumar K #include "hw/riscv/shakti_c.h"
22*7a261bafSVijai Kumar K #include "qapi/error.h"
23*7a261bafSVijai Kumar K #include "hw/intc/sifive_plic.h"
24*7a261bafSVijai Kumar K #include "hw/intc/sifive_clint.h"
25*7a261bafSVijai Kumar K #include "sysemu/sysemu.h"
26*7a261bafSVijai Kumar K #include "hw/qdev-properties.h"
27*7a261bafSVijai Kumar K #include "exec/address-spaces.h"
28*7a261bafSVijai Kumar K #include "hw/riscv/boot.h"
29*7a261bafSVijai Kumar K 
30*7a261bafSVijai Kumar K 
31*7a261bafSVijai Kumar K static const struct MemmapEntry {
32*7a261bafSVijai Kumar K     hwaddr base;
33*7a261bafSVijai Kumar K     hwaddr size;
34*7a261bafSVijai Kumar K } shakti_c_memmap[] = {
35*7a261bafSVijai Kumar K     [SHAKTI_C_ROM]   =  {  0x00001000,  0x2000   },
36*7a261bafSVijai Kumar K     [SHAKTI_C_RAM]   =  {  0x80000000,  0x0      },
37*7a261bafSVijai Kumar K     [SHAKTI_C_UART]  =  {  0x00011300,  0x00040  },
38*7a261bafSVijai Kumar K     [SHAKTI_C_GPIO]  =  {  0x020d0000,  0x00100  },
39*7a261bafSVijai Kumar K     [SHAKTI_C_PLIC]  =  {  0x0c000000,  0x20000  },
40*7a261bafSVijai Kumar K     [SHAKTI_C_CLINT] =  {  0x02000000,  0xc0000  },
41*7a261bafSVijai Kumar K     [SHAKTI_C_I2C]   =  {  0x20c00000,  0x00100  },
42*7a261bafSVijai Kumar K };
43*7a261bafSVijai Kumar K 
44*7a261bafSVijai Kumar K static void shakti_c_machine_state_init(MachineState *mstate)
45*7a261bafSVijai Kumar K {
46*7a261bafSVijai Kumar K     ShaktiCMachineState *sms = RISCV_SHAKTI_MACHINE(mstate);
47*7a261bafSVijai Kumar K     MemoryRegion *system_memory = get_system_memory();
48*7a261bafSVijai Kumar K     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
49*7a261bafSVijai Kumar K 
50*7a261bafSVijai Kumar K     /* Allow only Shakti C CPU for this platform */
51*7a261bafSVijai Kumar K     if (strcmp(mstate->cpu_type, TYPE_RISCV_CPU_SHAKTI_C) != 0) {
52*7a261bafSVijai Kumar K         error_report("This board can only be used with Shakti C CPU");
53*7a261bafSVijai Kumar K         exit(1);
54*7a261bafSVijai Kumar K     }
55*7a261bafSVijai Kumar K 
56*7a261bafSVijai Kumar K     /* Initialize SoC */
57*7a261bafSVijai Kumar K     object_initialize_child(OBJECT(mstate), "soc", &sms->soc,
58*7a261bafSVijai Kumar K                             TYPE_RISCV_SHAKTI_SOC);
59*7a261bafSVijai Kumar K     qdev_realize(DEVICE(&sms->soc), NULL, &error_abort);
60*7a261bafSVijai Kumar K 
61*7a261bafSVijai Kumar K     /* register RAM */
62*7a261bafSVijai Kumar K     memory_region_init_ram(main_mem, NULL, "riscv.shakti.c.ram",
63*7a261bafSVijai Kumar K                            mstate->ram_size, &error_fatal);
64*7a261bafSVijai Kumar K     memory_region_add_subregion(system_memory,
65*7a261bafSVijai Kumar K                                 shakti_c_memmap[SHAKTI_C_RAM].base,
66*7a261bafSVijai Kumar K                                 main_mem);
67*7a261bafSVijai Kumar K 
68*7a261bafSVijai Kumar K     /* ROM reset vector */
69*7a261bafSVijai Kumar K     riscv_setup_rom_reset_vec(mstate, &sms->soc.cpus,
70*7a261bafSVijai Kumar K                               shakti_c_memmap[SHAKTI_C_RAM].base,
71*7a261bafSVijai Kumar K                               shakti_c_memmap[SHAKTI_C_ROM].base,
72*7a261bafSVijai Kumar K                               shakti_c_memmap[SHAKTI_C_ROM].size, 0, 0,
73*7a261bafSVijai Kumar K                               NULL);
74*7a261bafSVijai Kumar K     if (mstate->firmware) {
75*7a261bafSVijai Kumar K         riscv_load_firmware(mstate->firmware,
76*7a261bafSVijai Kumar K                             shakti_c_memmap[SHAKTI_C_RAM].base,
77*7a261bafSVijai Kumar K                             NULL);
78*7a261bafSVijai Kumar K     }
79*7a261bafSVijai Kumar K }
80*7a261bafSVijai Kumar K 
81*7a261bafSVijai Kumar K static void shakti_c_machine_instance_init(Object *obj)
82*7a261bafSVijai Kumar K {
83*7a261bafSVijai Kumar K }
84*7a261bafSVijai Kumar K 
85*7a261bafSVijai Kumar K static void shakti_c_machine_class_init(ObjectClass *klass, void *data)
86*7a261bafSVijai Kumar K {
87*7a261bafSVijai Kumar K     MachineClass *mc = MACHINE_CLASS(klass);
88*7a261bafSVijai Kumar K     mc->desc = "RISC-V Board compatible with Shakti SDK";
89*7a261bafSVijai Kumar K     mc->init = shakti_c_machine_state_init;
90*7a261bafSVijai Kumar K     mc->default_cpu_type = TYPE_RISCV_CPU_SHAKTI_C;
91*7a261bafSVijai Kumar K }
92*7a261bafSVijai Kumar K 
93*7a261bafSVijai Kumar K static const TypeInfo shakti_c_machine_type_info = {
94*7a261bafSVijai Kumar K     .name = TYPE_RISCV_SHAKTI_MACHINE,
95*7a261bafSVijai Kumar K     .parent = TYPE_MACHINE,
96*7a261bafSVijai Kumar K     .class_init = shakti_c_machine_class_init,
97*7a261bafSVijai Kumar K     .instance_init = shakti_c_machine_instance_init,
98*7a261bafSVijai Kumar K     .instance_size = sizeof(ShaktiCMachineState),
99*7a261bafSVijai Kumar K };
100*7a261bafSVijai Kumar K 
101*7a261bafSVijai Kumar K static void shakti_c_machine_type_info_register(void)
102*7a261bafSVijai Kumar K {
103*7a261bafSVijai Kumar K     type_register_static(&shakti_c_machine_type_info);
104*7a261bafSVijai Kumar K }
105*7a261bafSVijai Kumar K type_init(shakti_c_machine_type_info_register)
106*7a261bafSVijai Kumar K 
107*7a261bafSVijai Kumar K static void shakti_c_soc_state_realize(DeviceState *dev, Error **errp)
108*7a261bafSVijai Kumar K {
109*7a261bafSVijai Kumar K     ShaktiCSoCState *sss = RISCV_SHAKTI_SOC(dev);
110*7a261bafSVijai Kumar K     MemoryRegion *system_memory = get_system_memory();
111*7a261bafSVijai Kumar K 
112*7a261bafSVijai Kumar K     sysbus_realize(SYS_BUS_DEVICE(&sss->cpus), &error_abort);
113*7a261bafSVijai Kumar K 
114*7a261bafSVijai Kumar K     sss->plic = sifive_plic_create(shakti_c_memmap[SHAKTI_C_PLIC].base,
115*7a261bafSVijai Kumar K         (char *)SHAKTI_C_PLIC_HART_CONFIG, 0,
116*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_NUM_SOURCES,
117*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_NUM_PRIORITIES,
118*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_PRIORITY_BASE,
119*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_PENDING_BASE,
120*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_ENABLE_BASE,
121*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_ENABLE_STRIDE,
122*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_CONTEXT_BASE,
123*7a261bafSVijai Kumar K         SHAKTI_C_PLIC_CONTEXT_STRIDE,
124*7a261bafSVijai Kumar K         shakti_c_memmap[SHAKTI_C_PLIC].size);
125*7a261bafSVijai Kumar K 
126*7a261bafSVijai Kumar K     sifive_clint_create(shakti_c_memmap[SHAKTI_C_CLINT].base,
127*7a261bafSVijai Kumar K         shakti_c_memmap[SHAKTI_C_CLINT].size, 0, 1,
128*7a261bafSVijai Kumar K         SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE,
129*7a261bafSVijai Kumar K         SIFIVE_CLINT_TIMEBASE_FREQ, false);
130*7a261bafSVijai Kumar K 
131*7a261bafSVijai Kumar K     /* ROM */
132*7a261bafSVijai Kumar K     memory_region_init_rom(&sss->rom, OBJECT(dev), "riscv.shakti.c.rom",
133*7a261bafSVijai Kumar K                            shakti_c_memmap[SHAKTI_C_ROM].size, &error_fatal);
134*7a261bafSVijai Kumar K     memory_region_add_subregion(system_memory,
135*7a261bafSVijai Kumar K         shakti_c_memmap[SHAKTI_C_ROM].base, &sss->rom);
136*7a261bafSVijai Kumar K }
137*7a261bafSVijai Kumar K 
138*7a261bafSVijai Kumar K static void shakti_c_soc_class_init(ObjectClass *klass, void *data)
139*7a261bafSVijai Kumar K {
140*7a261bafSVijai Kumar K     DeviceClass *dc = DEVICE_CLASS(klass);
141*7a261bafSVijai Kumar K     dc->realize = shakti_c_soc_state_realize;
142*7a261bafSVijai Kumar K }
143*7a261bafSVijai Kumar K 
144*7a261bafSVijai Kumar K static void shakti_c_soc_instance_init(Object *obj)
145*7a261bafSVijai Kumar K {
146*7a261bafSVijai Kumar K     ShaktiCSoCState *sss = RISCV_SHAKTI_SOC(obj);
147*7a261bafSVijai Kumar K 
148*7a261bafSVijai Kumar K     object_initialize_child(obj, "cpus", &sss->cpus, TYPE_RISCV_HART_ARRAY);
149*7a261bafSVijai Kumar K 
150*7a261bafSVijai Kumar K     /*
151*7a261bafSVijai Kumar K      * CPU type is fixed and we are not supporting passing from commandline yet.
152*7a261bafSVijai Kumar K      * So let it be in instance_init. When supported should use ms->cpu_type
153*7a261bafSVijai Kumar K      * instead of TYPE_RISCV_CPU_SHAKTI_C
154*7a261bafSVijai Kumar K      */
155*7a261bafSVijai Kumar K     object_property_set_str(OBJECT(&sss->cpus), "cpu-type",
156*7a261bafSVijai Kumar K                             TYPE_RISCV_CPU_SHAKTI_C, &error_abort);
157*7a261bafSVijai Kumar K     object_property_set_int(OBJECT(&sss->cpus), "num-harts", 1,
158*7a261bafSVijai Kumar K                             &error_abort);
159*7a261bafSVijai Kumar K }
160*7a261bafSVijai Kumar K 
161*7a261bafSVijai Kumar K static const TypeInfo shakti_c_type_info = {
162*7a261bafSVijai Kumar K     .name = TYPE_RISCV_SHAKTI_SOC,
163*7a261bafSVijai Kumar K     .parent = TYPE_DEVICE,
164*7a261bafSVijai Kumar K     .class_init = shakti_c_soc_class_init,
165*7a261bafSVijai Kumar K     .instance_init = shakti_c_soc_instance_init,
166*7a261bafSVijai Kumar K     .instance_size = sizeof(ShaktiCSoCState),
167*7a261bafSVijai Kumar K };
168*7a261bafSVijai Kumar K 
169*7a261bafSVijai Kumar K static void shakti_c_type_info_register(void)
170*7a261bafSVijai Kumar K {
171*7a261bafSVijai Kumar K     type_register_static(&shakti_c_type_info);
172*7a261bafSVijai Kumar K }
173*7a261bafSVijai Kumar K type_init(shakti_c_type_info_register)
174