1fe0fe473SAlistair Francis /* 2fe0fe473SAlistair Francis * QEMU RISC-V Board Compatible with OpenTitan FPGA platform 3fe0fe473SAlistair Francis * 4fe0fe473SAlistair Francis * Copyright (c) 2020 Western Digital 5fe0fe473SAlistair Francis * 6fe0fe473SAlistair Francis * Provides a board compatible with the OpenTitan FPGA platform: 7fe0fe473SAlistair Francis * 8fe0fe473SAlistair Francis * This program is free software; you can redistribute it and/or modify it 9fe0fe473SAlistair Francis * under the terms and conditions of the GNU General Public License, 10fe0fe473SAlistair Francis * version 2 or later, as published by the Free Software Foundation. 11fe0fe473SAlistair Francis * 12fe0fe473SAlistair Francis * This program is distributed in the hope it will be useful, but WITHOUT 13fe0fe473SAlistair Francis * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14fe0fe473SAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 15fe0fe473SAlistair Francis * more details. 16fe0fe473SAlistair Francis * 17fe0fe473SAlistair Francis * You should have received a copy of the GNU General Public License along with 18fe0fe473SAlistair Francis * this program. If not, see <http://www.gnu.org/licenses/>. 19fe0fe473SAlistair Francis */ 20fe0fe473SAlistair Francis 21fe0fe473SAlistair Francis #include "qemu/osdep.h" 2291b1fbdcSBin Meng #include "qemu/cutils.h" 23fe0fe473SAlistair Francis #include "hw/riscv/opentitan.h" 24fe0fe473SAlistair Francis #include "qapi/error.h" 25fe0fe473SAlistair Francis #include "hw/boards.h" 26fe0fe473SAlistair Francis #include "hw/misc/unimp.h" 27fe0fe473SAlistair Francis #include "hw/riscv/boot.h" 28888c9af2SAlistair Francis #include "qemu/units.h" 29b9fc5135SAlistair Francis #include "sysemu/sysemu.h" 30fe0fe473SAlistair Francis 3173261285SBin Meng static const MemMapEntry ibex_memmap[] = { 3230c717cbSEduardo Habkost [IBEX_DEV_ROM] = { 0x00008000, 16 * KiB }, 3330c717cbSEduardo Habkost [IBEX_DEV_RAM] = { 0x10000000, 0x10000 }, 3430c717cbSEduardo Habkost [IBEX_DEV_FLASH] = { 0x20000000, 0x80000 }, 35d31e970aSAlistair Francis [IBEX_DEV_UART] = { 0x40000000, 0x1000 }, 36d31e970aSAlistair Francis [IBEX_DEV_GPIO] = { 0x40040000, 0x1000 }, 37*aecabd50SWilfred Mallawa [IBEX_DEV_SPI_DEVICE] = { 0x40050000, 0x1000 }, 38d31e970aSAlistair Francis [IBEX_DEV_I2C] = { 0x40080000, 0x1000 }, 39d31e970aSAlistair Francis [IBEX_DEV_PATTGEN] = { 0x400e0000, 0x1000 }, 403ef64344SAlistair Francis [IBEX_DEV_TIMER] = { 0x40100000, 0x1000 }, 41d31e970aSAlistair Francis [IBEX_DEV_SENSOR_CTRL] = { 0x40110000, 0x1000 }, 42d31e970aSAlistair Francis [IBEX_DEV_OTP_CTRL] = { 0x40130000, 0x4000 }, 43ed481d98SAlistair Francis [IBEX_DEV_USBDEV] = { 0x40150000, 0x1000 }, 44*aecabd50SWilfred Mallawa [IBEX_DEV_SPI_HOST0] = { 0x40300000, 0x1000 }, 45*aecabd50SWilfred Mallawa [IBEX_DEV_SPI_HOST1] = { 0x40310000, 0x1000 }, 46d31e970aSAlistair Francis [IBEX_DEV_PWRMGR] = { 0x40400000, 0x1000 }, 47d31e970aSAlistair Francis [IBEX_DEV_RSTMGR] = { 0x40410000, 0x1000 }, 48d31e970aSAlistair Francis [IBEX_DEV_CLKMGR] = { 0x40420000, 0x1000 }, 49d31e970aSAlistair Francis [IBEX_DEV_PINMUX] = { 0x40460000, 0x1000 }, 50d31e970aSAlistair Francis [IBEX_DEV_PADCTRL] = { 0x40470000, 0x1000 }, 51d31e970aSAlistair Francis [IBEX_DEV_FLASH_CTRL] = { 0x41000000, 0x1000 }, 52d31e970aSAlistair Francis [IBEX_DEV_AES] = { 0x41100000, 0x1000 }, 53d31e970aSAlistair Francis [IBEX_DEV_HMAC] = { 0x41110000, 0x1000 }, 54d31e970aSAlistair Francis [IBEX_DEV_KMAC] = { 0x41120000, 0x1000 }, 55ef631006SAlistair Francis [IBEX_DEV_OTBN] = { 0x41130000, 0x10000 }, 56ef631006SAlistair Francis [IBEX_DEV_KEYMGR] = { 0x41140000, 0x1000 }, 57d31e970aSAlistair Francis [IBEX_DEV_CSRNG] = { 0x41150000, 0x1000 }, 58d31e970aSAlistair Francis [IBEX_DEV_ENTROPY] = { 0x41160000, 0x1000 }, 59d31e970aSAlistair Francis [IBEX_DEV_EDNO] = { 0x41170000, 0x1000 }, 60d31e970aSAlistair Francis [IBEX_DEV_EDN1] = { 0x41180000, 0x1000 }, 61d31e970aSAlistair Francis [IBEX_DEV_ALERT_HANDLER] = { 0x411b0000, 0x1000 }, 62d31e970aSAlistair Francis [IBEX_DEV_NMI_GEN] = { 0x411c0000, 0x1000 }, 635ee25764SAlistair Francis [IBEX_DEV_PERI] = { 0x411f0000, 0x10000 }, 64ef631006SAlistair Francis [IBEX_DEV_PLIC] = { 0x48000000, 0x4005000 }, 65bb7e0cdeSAlistair Francis [IBEX_DEV_FLASH_VIRTUAL] = { 0x80000000, 0x80000 }, 66fe0fe473SAlistair Francis }; 67fe0fe473SAlistair Francis 6889494462SBin Meng static void opentitan_board_init(MachineState *machine) 69fe0fe473SAlistair Francis { 7091b1fbdcSBin Meng MachineClass *mc = MACHINE_GET_CLASS(machine); 7173261285SBin Meng const MemMapEntry *memmap = ibex_memmap; 72fe0fe473SAlistair Francis OpenTitanState *s = g_new0(OpenTitanState, 1); 73fe0fe473SAlistair Francis MemoryRegion *sys_mem = get_system_memory(); 7491b1fbdcSBin Meng 7591b1fbdcSBin Meng if (machine->ram_size != mc->default_ram_size) { 7691b1fbdcSBin Meng char *sz = size_to_str(mc->default_ram_size); 7791b1fbdcSBin Meng error_report("Invalid RAM size, should be %s", sz); 7891b1fbdcSBin Meng g_free(sz); 7991b1fbdcSBin Meng exit(EXIT_FAILURE); 8091b1fbdcSBin Meng } 81fe0fe473SAlistair Francis 82fe0fe473SAlistair Francis /* Initialize SoC */ 83fe0fe473SAlistair Francis object_initialize_child(OBJECT(machine), "soc", &s->soc, 849fc7fc4dSMarkus Armbruster TYPE_RISCV_IBEX_SOC); 858f972e5bSAlistair Francis qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); 86fe0fe473SAlistair Francis 87fe0fe473SAlistair Francis memory_region_add_subregion(sys_mem, 8891b1fbdcSBin Meng memmap[IBEX_DEV_RAM].base, machine->ram); 89fe0fe473SAlistair Francis 90fe0fe473SAlistair Francis if (machine->firmware) { 9130c717cbSEduardo Habkost riscv_load_firmware(machine->firmware, memmap[IBEX_DEV_RAM].base, NULL); 92fe0fe473SAlistair Francis } 93fe0fe473SAlistair Francis 94fe0fe473SAlistair Francis if (machine->kernel_filename) { 9538bc4e34SAlistair Francis riscv_load_kernel(machine->kernel_filename, 9638bc4e34SAlistair Francis memmap[IBEX_DEV_RAM].base, NULL); 97fe0fe473SAlistair Francis } 98fe0fe473SAlistair Francis } 99fe0fe473SAlistair Francis 10089494462SBin Meng static void opentitan_machine_init(MachineClass *mc) 101fe0fe473SAlistair Francis { 102fe0fe473SAlistair Francis mc->desc = "RISC-V Board compatible with OpenTitan"; 10389494462SBin Meng mc->init = opentitan_board_init; 104fe0fe473SAlistair Francis mc->max_cpus = 1; 105fe0fe473SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_IBEX; 10691b1fbdcSBin Meng mc->default_ram_id = "riscv.lowrisc.ibex.ram"; 10791b1fbdcSBin Meng mc->default_ram_size = ibex_memmap[IBEX_DEV_RAM].size; 108fe0fe473SAlistair Francis } 109fe0fe473SAlistair Francis 11089494462SBin Meng DEFINE_MACHINE("opentitan", opentitan_machine_init) 111fe0fe473SAlistair Francis 11289494462SBin Meng static void lowrisc_ibex_soc_init(Object *obj) 113fe0fe473SAlistair Francis { 114fe0fe473SAlistair Francis LowRISCIbexSoCState *s = RISCV_IBEX_SOC(obj); 115fe0fe473SAlistair Francis 116db873cc5SMarkus Armbruster object_initialize_child(obj, "cpus", &s->cpus, TYPE_RISCV_HART_ARRAY); 117b9fc5135SAlistair Francis 118ef631006SAlistair Francis object_initialize_child(obj, "plic", &s->plic, TYPE_SIFIVE_PLIC); 119cc411260SAlistair Francis 120cc411260SAlistair Francis object_initialize_child(obj, "uart", &s->uart, TYPE_IBEX_UART); 1213ef64344SAlistair Francis 1223ef64344SAlistair Francis object_initialize_child(obj, "timer", &s->timer, TYPE_IBEX_TIMER); 123fe0fe473SAlistair Francis } 124fe0fe473SAlistair Francis 12589494462SBin Meng static void lowrisc_ibex_soc_realize(DeviceState *dev_soc, Error **errp) 126fe0fe473SAlistair Francis { 12773261285SBin Meng const MemMapEntry *memmap = ibex_memmap; 128fe0fe473SAlistair Francis MachineState *ms = MACHINE(qdev_get_machine()); 129fe0fe473SAlistair Francis LowRISCIbexSoCState *s = RISCV_IBEX_SOC(dev_soc); 130fe0fe473SAlistair Francis MemoryRegion *sys_mem = get_system_memory(); 131e5cc6aaeSAlistair Francis int i; 132fe0fe473SAlistair Francis 1335325cc34SMarkus Armbruster object_property_set_str(OBJECT(&s->cpus), "cpu-type", ms->cpu_type, 134fe0fe473SAlistair Francis &error_abort); 1355325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpus), "num-harts", ms->smp.cpus, 136fe0fe473SAlistair Francis &error_abort); 137d11e316dSAlexander Wagner object_property_set_int(OBJECT(&s->cpus), "resetvec", 0x8080, &error_abort); 138db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->cpus), &error_abort); 139fe0fe473SAlistair Francis 140fe0fe473SAlistair Francis /* Boot ROM */ 141fe0fe473SAlistair Francis memory_region_init_rom(&s->rom, OBJECT(dev_soc), "riscv.lowrisc.ibex.rom", 14230c717cbSEduardo Habkost memmap[IBEX_DEV_ROM].size, &error_fatal); 143fe0fe473SAlistair Francis memory_region_add_subregion(sys_mem, 14430c717cbSEduardo Habkost memmap[IBEX_DEV_ROM].base, &s->rom); 145fe0fe473SAlistair Francis 146fe0fe473SAlistair Francis /* Flash memory */ 147fe0fe473SAlistair Francis memory_region_init_rom(&s->flash_mem, OBJECT(dev_soc), "riscv.lowrisc.ibex.flash", 14830c717cbSEduardo Habkost memmap[IBEX_DEV_FLASH].size, &error_fatal); 149bb7e0cdeSAlistair Francis memory_region_init_alias(&s->flash_alias, OBJECT(dev_soc), 150bb7e0cdeSAlistair Francis "riscv.lowrisc.ibex.flash_virtual", &s->flash_mem, 0, 151bb7e0cdeSAlistair Francis memmap[IBEX_DEV_FLASH_VIRTUAL].size); 15230c717cbSEduardo Habkost memory_region_add_subregion(sys_mem, memmap[IBEX_DEV_FLASH].base, 153fe0fe473SAlistair Francis &s->flash_mem); 154bb7e0cdeSAlistair Francis memory_region_add_subregion(sys_mem, memmap[IBEX_DEV_FLASH_VIRTUAL].base, 155bb7e0cdeSAlistair Francis &s->flash_alias); 156fe0fe473SAlistair Francis 157b9fc5135SAlistair Francis /* PLIC */ 158ef631006SAlistair Francis qdev_prop_set_string(DEVICE(&s->plic), "hart-config", "M"); 159ef631006SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "hartid-base", 0); 160ef631006SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "num-sources", 180); 161ef631006SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "num-priorities", 3); 162ef631006SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "priority-base", 0x00); 163ef631006SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "pending-base", 0x1000); 164ef631006SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "enable-base", 0x2000); 1650df470c3SWilfred Mallawa qdev_prop_set_uint32(DEVICE(&s->plic), "enable-stride", 32); 1669b144ed4SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "context-base", 0x200000); 1679b144ed4SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "context-stride", 8); 168ef631006SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->plic), "aperture-size", memmap[IBEX_DEV_PLIC].size); 169ef631006SAlistair Francis 170668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->plic), errp)) { 171b9fc5135SAlistair Francis return; 172b9fc5135SAlistair Francis } 17330c717cbSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->plic), 0, memmap[IBEX_DEV_PLIC].base); 174b9fc5135SAlistair Francis 175e5cc6aaeSAlistair Francis for (i = 0; i < ms->smp.cpus; i++) { 176e5cc6aaeSAlistair Francis CPUState *cpu = qemu_get_cpu(i); 177e5cc6aaeSAlistair Francis 178ef631006SAlistair Francis qdev_connect_gpio_out(DEVICE(&s->plic), ms->smp.cpus + i, 179e5cc6aaeSAlistair Francis qdev_get_gpio_in(DEVICE(cpu), IRQ_M_EXT)); 180e5cc6aaeSAlistair Francis } 181e5cc6aaeSAlistair Francis 182cc411260SAlistair Francis /* UART */ 183cc411260SAlistair Francis qdev_prop_set_chr(DEVICE(&(s->uart)), "chardev", serial_hd(0)); 184668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart), errp)) { 185cc411260SAlistair Francis return; 186cc411260SAlistair Francis } 18730c717cbSEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart), 0, memmap[IBEX_DEV_UART].base); 188cc411260SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 189cc411260SAlistair Francis 0, qdev_get_gpio_in(DEVICE(&s->plic), 190d4cad544SAlistair Francis IBEX_UART0_TX_WATERMARK_IRQ)); 191cc411260SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 192cc411260SAlistair Francis 1, qdev_get_gpio_in(DEVICE(&s->plic), 193d4cad544SAlistair Francis IBEX_UART0_RX_WATERMARK_IRQ)); 194cc411260SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 195cc411260SAlistair Francis 2, qdev_get_gpio_in(DEVICE(&s->plic), 196d4cad544SAlistair Francis IBEX_UART0_TX_EMPTY_IRQ)); 197cc411260SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 198cc411260SAlistair Francis 3, qdev_get_gpio_in(DEVICE(&s->plic), 199d4cad544SAlistair Francis IBEX_UART0_RX_OVERFLOW_IRQ)); 200cc411260SAlistair Francis 2013ef64344SAlistair Francis if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer), errp)) { 2023ef64344SAlistair Francis return; 2033ef64344SAlistair Francis } 2043ef64344SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, memmap[IBEX_DEV_TIMER].base); 2053ef64344SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 2063ef64344SAlistair Francis 0, qdev_get_gpio_in(DEVICE(&s->plic), 2073ef64344SAlistair Francis IBEX_TIMER_TIMEREXPIRED0_0)); 20857a3a622SAlistair Francis qdev_connect_gpio_out(DEVICE(&s->timer), 0, 20957a3a622SAlistair Francis qdev_get_gpio_in(DEVICE(qemu_get_cpu(0)), 21057a3a622SAlistair Francis IRQ_M_TIMER)); 2113ef64344SAlistair Francis 212fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.gpio", 21330c717cbSEduardo Habkost memmap[IBEX_DEV_GPIO].base, memmap[IBEX_DEV_GPIO].size); 214*aecabd50SWilfred Mallawa create_unimplemented_device("riscv.lowrisc.ibex.spi_device", 215*aecabd50SWilfred Mallawa memmap[IBEX_DEV_SPI_DEVICE].base, memmap[IBEX_DEV_SPI_DEVICE].size); 216*aecabd50SWilfred Mallawa create_unimplemented_device("riscv.lowrisc.ibex.spi_host0", 217*aecabd50SWilfred Mallawa memmap[IBEX_DEV_SPI_HOST0].base, memmap[IBEX_DEV_SPI_HOST0].size); 218*aecabd50SWilfred Mallawa create_unimplemented_device("riscv.lowrisc.ibex.spi_host1", 219*aecabd50SWilfred Mallawa memmap[IBEX_DEV_SPI_HOST1].base, memmap[IBEX_DEV_SPI_HOST1].size); 220d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.i2c", 221d31e970aSAlistair Francis memmap[IBEX_DEV_I2C].base, memmap[IBEX_DEV_I2C].size); 222d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.pattgen", 223d31e970aSAlistair Francis memmap[IBEX_DEV_PATTGEN].base, memmap[IBEX_DEV_PATTGEN].size); 224d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.sensor_ctrl", 225d31e970aSAlistair Francis memmap[IBEX_DEV_SENSOR_CTRL].base, memmap[IBEX_DEV_SENSOR_CTRL].size); 226d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.otp_ctrl", 227d31e970aSAlistair Francis memmap[IBEX_DEV_OTP_CTRL].base, memmap[IBEX_DEV_OTP_CTRL].size); 228fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.pwrmgr", 22930c717cbSEduardo Habkost memmap[IBEX_DEV_PWRMGR].base, memmap[IBEX_DEV_PWRMGR].size); 230fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.rstmgr", 23130c717cbSEduardo Habkost memmap[IBEX_DEV_RSTMGR].base, memmap[IBEX_DEV_RSTMGR].size); 232fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.clkmgr", 23330c717cbSEduardo Habkost memmap[IBEX_DEV_CLKMGR].base, memmap[IBEX_DEV_CLKMGR].size); 234d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.pinmux", 235d31e970aSAlistair Francis memmap[IBEX_DEV_PINMUX].base, memmap[IBEX_DEV_PINMUX].size); 236d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.padctrl", 237d31e970aSAlistair Francis memmap[IBEX_DEV_PADCTRL].base, memmap[IBEX_DEV_PADCTRL].size); 238d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.usbdev", 239d31e970aSAlistair Francis memmap[IBEX_DEV_USBDEV].base, memmap[IBEX_DEV_USBDEV].size); 240d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.flash_ctrl", 241d31e970aSAlistair Francis memmap[IBEX_DEV_FLASH_CTRL].base, memmap[IBEX_DEV_FLASH_CTRL].size); 242fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.aes", 24330c717cbSEduardo Habkost memmap[IBEX_DEV_AES].base, memmap[IBEX_DEV_AES].size); 244fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.hmac", 24530c717cbSEduardo Habkost memmap[IBEX_DEV_HMAC].base, memmap[IBEX_DEV_HMAC].size); 246d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.kmac", 247d31e970aSAlistair Francis memmap[IBEX_DEV_KMAC].base, memmap[IBEX_DEV_KMAC].size); 248d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.keymgr", 249d31e970aSAlistair Francis memmap[IBEX_DEV_KEYMGR].base, memmap[IBEX_DEV_KEYMGR].size); 250d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.csrng", 251d31e970aSAlistair Francis memmap[IBEX_DEV_CSRNG].base, memmap[IBEX_DEV_CSRNG].size); 252d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.entropy", 253d31e970aSAlistair Francis memmap[IBEX_DEV_ENTROPY].base, memmap[IBEX_DEV_ENTROPY].size); 254d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.edn0", 255d31e970aSAlistair Francis memmap[IBEX_DEV_EDNO].base, memmap[IBEX_DEV_EDNO].size); 256d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.edn1", 257d31e970aSAlistair Francis memmap[IBEX_DEV_EDN1].base, memmap[IBEX_DEV_EDN1].size); 258fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.alert_handler", 25930c717cbSEduardo Habkost memmap[IBEX_DEV_ALERT_HANDLER].base, memmap[IBEX_DEV_ALERT_HANDLER].size); 260fe0fe473SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.nmi_gen", 26130c717cbSEduardo Habkost memmap[IBEX_DEV_NMI_GEN].base, memmap[IBEX_DEV_NMI_GEN].size); 262d31e970aSAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.otbn", 263d31e970aSAlistair Francis memmap[IBEX_DEV_OTBN].base, memmap[IBEX_DEV_OTBN].size); 2645ee25764SAlistair Francis create_unimplemented_device("riscv.lowrisc.ibex.peri", 2655ee25764SAlistair Francis memmap[IBEX_DEV_PERI].base, memmap[IBEX_DEV_PERI].size); 266fe0fe473SAlistair Francis } 267fe0fe473SAlistair Francis 26889494462SBin Meng static void lowrisc_ibex_soc_class_init(ObjectClass *oc, void *data) 269fe0fe473SAlistair Francis { 270fe0fe473SAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 271fe0fe473SAlistair Francis 27289494462SBin Meng dc->realize = lowrisc_ibex_soc_realize; 273fe0fe473SAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 274fe0fe473SAlistair Francis dc->user_creatable = false; 275fe0fe473SAlistair Francis } 276fe0fe473SAlistair Francis 27789494462SBin Meng static const TypeInfo lowrisc_ibex_soc_type_info = { 278fe0fe473SAlistair Francis .name = TYPE_RISCV_IBEX_SOC, 279fe0fe473SAlistair Francis .parent = TYPE_DEVICE, 280fe0fe473SAlistair Francis .instance_size = sizeof(LowRISCIbexSoCState), 28189494462SBin Meng .instance_init = lowrisc_ibex_soc_init, 28289494462SBin Meng .class_init = lowrisc_ibex_soc_class_init, 283fe0fe473SAlistair Francis }; 284fe0fe473SAlistair Francis 28589494462SBin Meng static void lowrisc_ibex_soc_register_types(void) 286fe0fe473SAlistair Francis { 28789494462SBin Meng type_register_static(&lowrisc_ibex_soc_type_info); 288fe0fe473SAlistair Francis } 289fe0fe473SAlistair Francis 29089494462SBin Meng type_init(lowrisc_ibex_soc_register_types) 291