xref: /qemu/hw/riscv/opentitan.c (revision 73f6ed97acdbf7aec72d368fd5e16c00e04ac172)
1fe0fe473SAlistair Francis /*
2fe0fe473SAlistair Francis  * QEMU RISC-V Board Compatible with OpenTitan FPGA platform
3fe0fe473SAlistair Francis  *
4fe0fe473SAlistair Francis  * Copyright (c) 2020 Western Digital
5fe0fe473SAlistair Francis  *
6fe0fe473SAlistair Francis  * Provides a board compatible with the OpenTitan FPGA platform:
7fe0fe473SAlistair Francis  *
8fe0fe473SAlistair Francis  * This program is free software; you can redistribute it and/or modify it
9fe0fe473SAlistair Francis  * under the terms and conditions of the GNU General Public License,
10fe0fe473SAlistair Francis  * version 2 or later, as published by the Free Software Foundation.
11fe0fe473SAlistair Francis  *
12fe0fe473SAlistair Francis  * This program is distributed in the hope it will be useful, but WITHOUT
13fe0fe473SAlistair Francis  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14fe0fe473SAlistair Francis  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
15fe0fe473SAlistair Francis  * more details.
16fe0fe473SAlistair Francis  *
17fe0fe473SAlistair Francis  * You should have received a copy of the GNU General Public License along with
18fe0fe473SAlistair Francis  * this program.  If not, see <http://www.gnu.org/licenses/>.
19fe0fe473SAlistair Francis  */
20fe0fe473SAlistair Francis 
21fe0fe473SAlistair Francis #include "qemu/osdep.h"
22fe0fe473SAlistair Francis #include "hw/riscv/opentitan.h"
23fe0fe473SAlistair Francis #include "qapi/error.h"
24fe0fe473SAlistair Francis #include "hw/boards.h"
25fe0fe473SAlistair Francis #include "hw/misc/unimp.h"
26fe0fe473SAlistair Francis #include "hw/riscv/boot.h"
27fe0fe473SAlistair Francis #include "exec/address-spaces.h"
28888c9af2SAlistair Francis #include "qemu/units.h"
29b9fc5135SAlistair Francis #include "sysemu/sysemu.h"
30fe0fe473SAlistair Francis 
31fe0fe473SAlistair Francis static const struct MemmapEntry {
32fe0fe473SAlistair Francis     hwaddr base;
33fe0fe473SAlistair Francis     hwaddr size;
34fe0fe473SAlistair Francis } ibex_memmap[] = {
3530c717cbSEduardo Habkost     [IBEX_DEV_ROM] =            {  0x00008000, 16 * KiB },
3630c717cbSEduardo Habkost     [IBEX_DEV_RAM] =            {  0x10000000,  0x10000 },
3730c717cbSEduardo Habkost     [IBEX_DEV_FLASH] =          {  0x20000000,  0x80000 },
3830c717cbSEduardo Habkost     [IBEX_DEV_UART] =           {  0x40000000,  0x10000 },
3930c717cbSEduardo Habkost     [IBEX_DEV_GPIO] =           {  0x40010000,  0x10000 },
4030c717cbSEduardo Habkost     [IBEX_DEV_SPI] =            {  0x40020000,  0x10000 },
4130c717cbSEduardo Habkost     [IBEX_DEV_FLASH_CTRL] =     {  0x40030000,  0x10000 },
4230c717cbSEduardo Habkost     [IBEX_DEV_PINMUX] =         {  0x40070000,  0x10000 },
4330c717cbSEduardo Habkost     [IBEX_DEV_RV_TIMER] =       {  0x40080000,  0x10000 },
4430c717cbSEduardo Habkost     [IBEX_DEV_PLIC] =           {  0x40090000,  0x10000 },
4530c717cbSEduardo Habkost     [IBEX_DEV_PWRMGR] =         {  0x400A0000,  0x10000 },
4630c717cbSEduardo Habkost     [IBEX_DEV_RSTMGR] =         {  0x400B0000,  0x10000 },
4730c717cbSEduardo Habkost     [IBEX_DEV_CLKMGR] =         {  0x400C0000,  0x10000 },
4830c717cbSEduardo Habkost     [IBEX_DEV_AES] =            {  0x40110000,  0x10000 },
4930c717cbSEduardo Habkost     [IBEX_DEV_HMAC] =           {  0x40120000,  0x10000 },
5030c717cbSEduardo Habkost     [IBEX_DEV_ALERT_HANDLER] =  {  0x40130000,  0x10000 },
5130c717cbSEduardo Habkost     [IBEX_DEV_NMI_GEN] =        {  0x40140000,  0x10000 },
5230c717cbSEduardo Habkost     [IBEX_DEV_USBDEV] =         {  0x40150000,  0x10000 },
5330c717cbSEduardo Habkost     [IBEX_DEV_PADCTRL] =        {  0x40160000,  0x10000 }
54fe0fe473SAlistair Francis };
55fe0fe473SAlistair Francis 
5689494462SBin Meng static void opentitan_board_init(MachineState *machine)
57fe0fe473SAlistair Francis {
58fe0fe473SAlistair Francis     const struct MemmapEntry *memmap = ibex_memmap;
59fe0fe473SAlistair Francis     OpenTitanState *s = g_new0(OpenTitanState, 1);
60fe0fe473SAlistair Francis     MemoryRegion *sys_mem = get_system_memory();
61fe0fe473SAlistair Francis     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
62fe0fe473SAlistair Francis 
63fe0fe473SAlistair Francis     /* Initialize SoC */
64fe0fe473SAlistair Francis     object_initialize_child(OBJECT(machine), "soc", &s->soc,
659fc7fc4dSMarkus Armbruster                             TYPE_RISCV_IBEX_SOC);
66ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->soc), NULL, &error_abort);
67fe0fe473SAlistair Francis 
68fe0fe473SAlistair Francis     memory_region_init_ram(main_mem, NULL, "riscv.lowrisc.ibex.ram",
6930c717cbSEduardo Habkost         memmap[IBEX_DEV_RAM].size, &error_fatal);
70fe0fe473SAlistair Francis     memory_region_add_subregion(sys_mem,
7130c717cbSEduardo Habkost         memmap[IBEX_DEV_RAM].base, main_mem);
72fe0fe473SAlistair Francis 
73fe0fe473SAlistair Francis     if (machine->firmware) {
7430c717cbSEduardo Habkost         riscv_load_firmware(machine->firmware, memmap[IBEX_DEV_RAM].base, NULL);
75fe0fe473SAlistair Francis     }
76fe0fe473SAlistair Francis 
77fe0fe473SAlistair Francis     if (machine->kernel_filename) {
78fe0fe473SAlistair Francis         riscv_load_kernel(machine->kernel_filename, NULL);
79fe0fe473SAlistair Francis     }
80fe0fe473SAlistair Francis }
81fe0fe473SAlistair Francis 
8289494462SBin Meng static void opentitan_machine_init(MachineClass *mc)
83fe0fe473SAlistair Francis {
84fe0fe473SAlistair Francis     mc->desc = "RISC-V Board compatible with OpenTitan";
8589494462SBin Meng     mc->init = opentitan_board_init;
86fe0fe473SAlistair Francis     mc->max_cpus = 1;
87fe0fe473SAlistair Francis     mc->default_cpu_type = TYPE_RISCV_CPU_IBEX;
88fe0fe473SAlistair Francis }
89fe0fe473SAlistair Francis 
9089494462SBin Meng DEFINE_MACHINE("opentitan", opentitan_machine_init)
91fe0fe473SAlistair Francis 
9289494462SBin Meng static void lowrisc_ibex_soc_init(Object *obj)
93fe0fe473SAlistair Francis {
94fe0fe473SAlistair Francis     LowRISCIbexSoCState *s = RISCV_IBEX_SOC(obj);
95fe0fe473SAlistair Francis 
96db873cc5SMarkus Armbruster     object_initialize_child(obj, "cpus", &s->cpus, TYPE_RISCV_HART_ARRAY);
97b9fc5135SAlistair Francis 
98b9fc5135SAlistair Francis     object_initialize_child(obj, "plic", &s->plic, TYPE_IBEX_PLIC);
99cc411260SAlistair Francis 
100cc411260SAlistair Francis     object_initialize_child(obj, "uart", &s->uart, TYPE_IBEX_UART);
101fe0fe473SAlistair Francis }
102fe0fe473SAlistair Francis 
10389494462SBin Meng static void lowrisc_ibex_soc_realize(DeviceState *dev_soc, Error **errp)
104fe0fe473SAlistair Francis {
105fe0fe473SAlistair Francis     const struct MemmapEntry *memmap = ibex_memmap;
106fe0fe473SAlistair Francis     MachineState *ms = MACHINE(qdev_get_machine());
107fe0fe473SAlistair Francis     LowRISCIbexSoCState *s = RISCV_IBEX_SOC(dev_soc);
108fe0fe473SAlistair Francis     MemoryRegion *sys_mem = get_system_memory();
109fe0fe473SAlistair Francis 
1105325cc34SMarkus Armbruster     object_property_set_str(OBJECT(&s->cpus), "cpu-type", ms->cpu_type,
111fe0fe473SAlistair Francis                             &error_abort);
1125325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->cpus), "num-harts", ms->smp.cpus,
113fe0fe473SAlistair Francis                             &error_abort);
114*73f6ed97SBin Meng     object_property_set_int(OBJECT(&s->cpus), "resetvec", 0x8090, &error_abort);
115db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->cpus), &error_abort);
116fe0fe473SAlistair Francis 
117fe0fe473SAlistair Francis     /* Boot ROM */
118fe0fe473SAlistair Francis     memory_region_init_rom(&s->rom, OBJECT(dev_soc), "riscv.lowrisc.ibex.rom",
11930c717cbSEduardo Habkost                            memmap[IBEX_DEV_ROM].size, &error_fatal);
120fe0fe473SAlistair Francis     memory_region_add_subregion(sys_mem,
12130c717cbSEduardo Habkost         memmap[IBEX_DEV_ROM].base, &s->rom);
122fe0fe473SAlistair Francis 
123fe0fe473SAlistair Francis     /* Flash memory */
124fe0fe473SAlistair Francis     memory_region_init_rom(&s->flash_mem, OBJECT(dev_soc), "riscv.lowrisc.ibex.flash",
12530c717cbSEduardo Habkost                            memmap[IBEX_DEV_FLASH].size, &error_fatal);
12630c717cbSEduardo Habkost     memory_region_add_subregion(sys_mem, memmap[IBEX_DEV_FLASH].base,
127fe0fe473SAlistair Francis                                 &s->flash_mem);
128fe0fe473SAlistair Francis 
129b9fc5135SAlistair Francis     /* PLIC */
130668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->plic), errp)) {
131b9fc5135SAlistair Francis         return;
132b9fc5135SAlistair Francis     }
13330c717cbSEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->plic), 0, memmap[IBEX_DEV_PLIC].base);
134b9fc5135SAlistair Francis 
135cc411260SAlistair Francis     /* UART */
136cc411260SAlistair Francis     qdev_prop_set_chr(DEVICE(&(s->uart)), "chardev", serial_hd(0));
137668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart), errp)) {
138cc411260SAlistair Francis         return;
139cc411260SAlistair Francis     }
14030c717cbSEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->uart), 0, memmap[IBEX_DEV_UART].base);
141cc411260SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart),
142cc411260SAlistair Francis                        0, qdev_get_gpio_in(DEVICE(&s->plic),
143cc411260SAlistair Francis                        IBEX_UART_TX_WATERMARK_IRQ));
144cc411260SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart),
145cc411260SAlistair Francis                        1, qdev_get_gpio_in(DEVICE(&s->plic),
146cc411260SAlistair Francis                        IBEX_UART_RX_WATERMARK_IRQ));
147cc411260SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart),
148cc411260SAlistair Francis                        2, qdev_get_gpio_in(DEVICE(&s->plic),
149cc411260SAlistair Francis                        IBEX_UART_TX_EMPTY_IRQ));
150cc411260SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart),
151cc411260SAlistair Francis                        3, qdev_get_gpio_in(DEVICE(&s->plic),
152cc411260SAlistair Francis                        IBEX_UART_RX_OVERFLOW_IRQ));
153cc411260SAlistair Francis 
154fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.gpio",
15530c717cbSEduardo Habkost         memmap[IBEX_DEV_GPIO].base, memmap[IBEX_DEV_GPIO].size);
156fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.spi",
15730c717cbSEduardo Habkost         memmap[IBEX_DEV_SPI].base, memmap[IBEX_DEV_SPI].size);
158fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.flash_ctrl",
15930c717cbSEduardo Habkost         memmap[IBEX_DEV_FLASH_CTRL].base, memmap[IBEX_DEV_FLASH_CTRL].size);
160fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.rv_timer",
16130c717cbSEduardo Habkost         memmap[IBEX_DEV_RV_TIMER].base, memmap[IBEX_DEV_RV_TIMER].size);
162fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.pwrmgr",
16330c717cbSEduardo Habkost         memmap[IBEX_DEV_PWRMGR].base, memmap[IBEX_DEV_PWRMGR].size);
164fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.rstmgr",
16530c717cbSEduardo Habkost         memmap[IBEX_DEV_RSTMGR].base, memmap[IBEX_DEV_RSTMGR].size);
166fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.clkmgr",
16730c717cbSEduardo Habkost         memmap[IBEX_DEV_CLKMGR].base, memmap[IBEX_DEV_CLKMGR].size);
168fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.aes",
16930c717cbSEduardo Habkost         memmap[IBEX_DEV_AES].base, memmap[IBEX_DEV_AES].size);
170fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.hmac",
17130c717cbSEduardo Habkost         memmap[IBEX_DEV_HMAC].base, memmap[IBEX_DEV_HMAC].size);
172fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.pinmux",
17330c717cbSEduardo Habkost         memmap[IBEX_DEV_PINMUX].base, memmap[IBEX_DEV_PINMUX].size);
174fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.alert_handler",
17530c717cbSEduardo Habkost         memmap[IBEX_DEV_ALERT_HANDLER].base, memmap[IBEX_DEV_ALERT_HANDLER].size);
176fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.nmi_gen",
17730c717cbSEduardo Habkost         memmap[IBEX_DEV_NMI_GEN].base, memmap[IBEX_DEV_NMI_GEN].size);
178fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.usbdev",
17930c717cbSEduardo Habkost         memmap[IBEX_DEV_USBDEV].base, memmap[IBEX_DEV_USBDEV].size);
180fe0fe473SAlistair Francis     create_unimplemented_device("riscv.lowrisc.ibex.padctrl",
18130c717cbSEduardo Habkost         memmap[IBEX_DEV_PADCTRL].base, memmap[IBEX_DEV_PADCTRL].size);
182fe0fe473SAlistair Francis }
183fe0fe473SAlistair Francis 
18489494462SBin Meng static void lowrisc_ibex_soc_class_init(ObjectClass *oc, void *data)
185fe0fe473SAlistair Francis {
186fe0fe473SAlistair Francis     DeviceClass *dc = DEVICE_CLASS(oc);
187fe0fe473SAlistair Francis 
18889494462SBin Meng     dc->realize = lowrisc_ibex_soc_realize;
189fe0fe473SAlistair Francis     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
190fe0fe473SAlistair Francis     dc->user_creatable = false;
191fe0fe473SAlistair Francis }
192fe0fe473SAlistair Francis 
19389494462SBin Meng static const TypeInfo lowrisc_ibex_soc_type_info = {
194fe0fe473SAlistair Francis     .name = TYPE_RISCV_IBEX_SOC,
195fe0fe473SAlistair Francis     .parent = TYPE_DEVICE,
196fe0fe473SAlistair Francis     .instance_size = sizeof(LowRISCIbexSoCState),
19789494462SBin Meng     .instance_init = lowrisc_ibex_soc_init,
19889494462SBin Meng     .class_init = lowrisc_ibex_soc_class_init,
199fe0fe473SAlistair Francis };
200fe0fe473SAlistair Francis 
20189494462SBin Meng static void lowrisc_ibex_soc_register_types(void)
202fe0fe473SAlistair Francis {
20389494462SBin Meng     type_register_static(&lowrisc_ibex_soc_type_info);
204fe0fe473SAlistair Francis }
205fe0fe473SAlistair Francis 
20689494462SBin Meng type_init(lowrisc_ibex_soc_register_types)
207