1*77aad42eSSai Pavan Boddu /* 2*77aad42eSSai Pavan Boddu * QEMU model of Microblaze V generic board. 3*77aad42eSSai Pavan Boddu * 4*77aad42eSSai Pavan Boddu * based on hw/microblaze/petalogix_ml605_mmu.c 5*77aad42eSSai Pavan Boddu * 6*77aad42eSSai Pavan Boddu * Copyright (c) 2011 Michal Simek <monstr@monstr.eu> 7*77aad42eSSai Pavan Boddu * Copyright (c) 2011 PetaLogix 8*77aad42eSSai Pavan Boddu * Copyright (c) 2009 Edgar E. Iglesias. 9*77aad42eSSai Pavan Boddu * Copyright (C) 2024, Advanced Micro Devices, Inc. 10*77aad42eSSai Pavan Boddu * SPDX-License-Identifier: GPL-2.0-or-later 11*77aad42eSSai Pavan Boddu * 12*77aad42eSSai Pavan Boddu * Written by Sai Pavan Boddu <sai.pavan.boddu@amd.com 13*77aad42eSSai Pavan Boddu * and by Michal Simek <michal.simek@amd.com>. 14*77aad42eSSai Pavan Boddu */ 15*77aad42eSSai Pavan Boddu 16*77aad42eSSai Pavan Boddu #include "qemu/osdep.h" 17*77aad42eSSai Pavan Boddu #include "qemu/units.h" 18*77aad42eSSai Pavan Boddu #include "qapi/error.h" 19*77aad42eSSai Pavan Boddu #include "cpu.h" 20*77aad42eSSai Pavan Boddu #include "hw/sysbus.h" 21*77aad42eSSai Pavan Boddu #include "sysemu/sysemu.h" 22*77aad42eSSai Pavan Boddu #include "net/net.h" 23*77aad42eSSai Pavan Boddu #include "hw/boards.h" 24*77aad42eSSai Pavan Boddu #include "hw/char/serial-mm.h" 25*77aad42eSSai Pavan Boddu #include "exec/address-spaces.h" 26*77aad42eSSai Pavan Boddu #include "hw/char/xilinx_uartlite.h" 27*77aad42eSSai Pavan Boddu #include "hw/misc/unimp.h" 28*77aad42eSSai Pavan Boddu 29*77aad42eSSai Pavan Boddu #define LMB_BRAM_SIZE (128 * KiB) 30*77aad42eSSai Pavan Boddu #define MEMORY_BASEADDR 0x80000000 31*77aad42eSSai Pavan Boddu #define INTC_BASEADDR 0x41200000 32*77aad42eSSai Pavan Boddu #define TIMER_BASEADDR 0x41c00000 33*77aad42eSSai Pavan Boddu #define TIMER_BASEADDR2 0x41c10000 34*77aad42eSSai Pavan Boddu #define UARTLITE_BASEADDR 0x40600000 35*77aad42eSSai Pavan Boddu #define ETHLITE_BASEADDR 0x40e00000 36*77aad42eSSai Pavan Boddu #define UART16550_BASEADDR 0x44a10000 37*77aad42eSSai Pavan Boddu #define AXIENET_BASEADDR 0x40c00000 38*77aad42eSSai Pavan Boddu #define AXIDMA_BASEADDR 0x41e00000 39*77aad42eSSai Pavan Boddu #define GPIO_BASEADDR 0x40000000 40*77aad42eSSai Pavan Boddu #define GPIO_BASEADDR2 0x40010000 41*77aad42eSSai Pavan Boddu #define GPIO_BASEADDR3 0x40020000 42*77aad42eSSai Pavan Boddu #define I2C_BASEADDR 0x40800000 43*77aad42eSSai Pavan Boddu #define QSPI_BASEADDR 0x44a00000 44*77aad42eSSai Pavan Boddu 45*77aad42eSSai Pavan Boddu #define TIMER_IRQ 0 46*77aad42eSSai Pavan Boddu #define UARTLITE_IRQ 1 47*77aad42eSSai Pavan Boddu #define UART16550_IRQ 4 48*77aad42eSSai Pavan Boddu #define ETHLITE_IRQ 5 49*77aad42eSSai Pavan Boddu #define TIMER_IRQ2 6 50*77aad42eSSai Pavan Boddu #define AXIENET_IRQ 7 51*77aad42eSSai Pavan Boddu #define AXIDMA_IRQ1 8 52*77aad42eSSai Pavan Boddu #define AXIDMA_IRQ0 9 53*77aad42eSSai Pavan Boddu 54*77aad42eSSai Pavan Boddu static void mb_v_generic_init(MachineState *machine) 55*77aad42eSSai Pavan Boddu { 56*77aad42eSSai Pavan Boddu ram_addr_t ram_size = machine->ram_size; 57*77aad42eSSai Pavan Boddu DeviceState *dev, *dma, *eth0; 58*77aad42eSSai Pavan Boddu Object *ds, *cs; 59*77aad42eSSai Pavan Boddu int i; 60*77aad42eSSai Pavan Boddu RISCVCPU *cpu; 61*77aad42eSSai Pavan Boddu hwaddr ddr_base = MEMORY_BASEADDR; 62*77aad42eSSai Pavan Boddu MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1); 63*77aad42eSSai Pavan Boddu MemoryRegion *phys_ram = g_new(MemoryRegion, 1); 64*77aad42eSSai Pavan Boddu qemu_irq irq[32]; 65*77aad42eSSai Pavan Boddu MemoryRegion *sysmem = get_system_memory(); 66*77aad42eSSai Pavan Boddu 67*77aad42eSSai Pavan Boddu cpu = RISCV_CPU(object_new(machine->cpu_type)); 68*77aad42eSSai Pavan Boddu object_property_set_bool(OBJECT(cpu), "h", false, NULL); 69*77aad42eSSai Pavan Boddu object_property_set_bool(OBJECT(cpu), "d", false, NULL); 70*77aad42eSSai Pavan Boddu qdev_realize(DEVICE(cpu), NULL, &error_abort); 71*77aad42eSSai Pavan Boddu /* Attach emulated BRAM through the LMB. */ 72*77aad42eSSai Pavan Boddu memory_region_init_ram(phys_lmb_bram, NULL, 73*77aad42eSSai Pavan Boddu "mb_v.lmb_bram", LMB_BRAM_SIZE, 74*77aad42eSSai Pavan Boddu &error_fatal); 75*77aad42eSSai Pavan Boddu memory_region_add_subregion(sysmem, 0x00000000, phys_lmb_bram); 76*77aad42eSSai Pavan Boddu 77*77aad42eSSai Pavan Boddu memory_region_init_ram(phys_ram, NULL, "mb_v.ram", 78*77aad42eSSai Pavan Boddu ram_size, &error_fatal); 79*77aad42eSSai Pavan Boddu memory_region_add_subregion(sysmem, ddr_base, phys_ram); 80*77aad42eSSai Pavan Boddu 81*77aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-intc"); 82*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "kind-of-intr", 83*77aad42eSSai Pavan Boddu 1 << UARTLITE_IRQ); 84*77aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 85*77aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR); 86*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, 87*77aad42eSSai Pavan Boddu qdev_get_gpio_in(DEVICE(cpu), 11)); 88*77aad42eSSai Pavan Boddu for (i = 0; i < 32; i++) { 89*77aad42eSSai Pavan Boddu irq[i] = qdev_get_gpio_in(dev, i); 90*77aad42eSSai Pavan Boddu } 91*77aad42eSSai Pavan Boddu 92*77aad42eSSai Pavan Boddu /* Uartlite */ 93*77aad42eSSai Pavan Boddu dev = qdev_new(TYPE_XILINX_UARTLITE); 94*77aad42eSSai Pavan Boddu qdev_prop_set_chr(dev, "chardev", serial_hd(0)); 95*77aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 96*77aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, UARTLITE_BASEADDR); 97*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[UARTLITE_IRQ]); 98*77aad42eSSai Pavan Boddu 99*77aad42eSSai Pavan Boddu /* Full uart */ 100*77aad42eSSai Pavan Boddu serial_mm_init(sysmem, UART16550_BASEADDR + 0x1000, 2, 101*77aad42eSSai Pavan Boddu irq[UART16550_IRQ], 115200, serial_hd(1), 102*77aad42eSSai Pavan Boddu DEVICE_LITTLE_ENDIAN); 103*77aad42eSSai Pavan Boddu 104*77aad42eSSai Pavan Boddu /* 2 timers at irq 0 @ 100 Mhz. */ 105*77aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-timer"); 106*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "one-timer-only", 0); 107*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "clock-frequency", 100000000); 108*77aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 109*77aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR); 110*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]); 111*77aad42eSSai Pavan Boddu 112*77aad42eSSai Pavan Boddu /* 2 timers at irq 3 @ 100 Mhz. */ 113*77aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-timer"); 114*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "one-timer-only", 0); 115*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "clock-frequency", 100000000); 116*77aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 117*77aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR2); 118*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ2]); 119*77aad42eSSai Pavan Boddu 120*77aad42eSSai Pavan Boddu /* Emaclite */ 121*77aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-ethernetlite"); 122*77aad42eSSai Pavan Boddu qemu_configure_nic_device(dev, true, NULL); 123*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "tx-ping-pong", 0); 124*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "rx-ping-pong", 0); 125*77aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 126*77aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, ETHLITE_BASEADDR); 127*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[ETHLITE_IRQ]); 128*77aad42eSSai Pavan Boddu 129*77aad42eSSai Pavan Boddu /* axi ethernet and dma initialization. */ 130*77aad42eSSai Pavan Boddu eth0 = qdev_new("xlnx.axi-ethernet"); 131*77aad42eSSai Pavan Boddu dma = qdev_new("xlnx.axi-dma"); 132*77aad42eSSai Pavan Boddu 133*77aad42eSSai Pavan Boddu /* FIXME: attach to the sysbus instead */ 134*77aad42eSSai Pavan Boddu object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0)); 135*77aad42eSSai Pavan Boddu object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma)); 136*77aad42eSSai Pavan Boddu 137*77aad42eSSai Pavan Boddu ds = object_property_get_link(OBJECT(dma), 138*77aad42eSSai Pavan Boddu "axistream-connected-target", NULL); 139*77aad42eSSai Pavan Boddu cs = object_property_get_link(OBJECT(dma), 140*77aad42eSSai Pavan Boddu "axistream-control-connected-target", NULL); 141*77aad42eSSai Pavan Boddu qemu_configure_nic_device(eth0, true, NULL); 142*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(eth0, "rxmem", 0x1000); 143*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(eth0, "txmem", 0x1000); 144*77aad42eSSai Pavan Boddu object_property_set_link(OBJECT(eth0), "axistream-connected", ds, 145*77aad42eSSai Pavan Boddu &error_abort); 146*77aad42eSSai Pavan Boddu object_property_set_link(OBJECT(eth0), "axistream-control-connected", cs, 147*77aad42eSSai Pavan Boddu &error_abort); 148*77aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(eth0), &error_fatal); 149*77aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(eth0), 0, AXIENET_BASEADDR); 150*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(eth0), 0, irq[AXIENET_IRQ]); 151*77aad42eSSai Pavan Boddu 152*77aad42eSSai Pavan Boddu ds = object_property_get_link(OBJECT(eth0), 153*77aad42eSSai Pavan Boddu "axistream-connected-target", NULL); 154*77aad42eSSai Pavan Boddu cs = object_property_get_link(OBJECT(eth0), 155*77aad42eSSai Pavan Boddu "axistream-control-connected-target", NULL); 156*77aad42eSSai Pavan Boddu qdev_prop_set_uint32(dma, "freqhz", 100000000); 157*77aad42eSSai Pavan Boddu object_property_set_link(OBJECT(dma), "axistream-connected", ds, 158*77aad42eSSai Pavan Boddu &error_abort); 159*77aad42eSSai Pavan Boddu object_property_set_link(OBJECT(dma), "axistream-control-connected", cs, 160*77aad42eSSai Pavan Boddu &error_abort); 161*77aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dma), &error_fatal); 162*77aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, AXIDMA_BASEADDR); 163*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dma), 0, irq[AXIDMA_IRQ0]); 164*77aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dma), 1, irq[AXIDMA_IRQ1]); 165*77aad42eSSai Pavan Boddu 166*77aad42eSSai Pavan Boddu /* unimplemented devices */ 167*77aad42eSSai Pavan Boddu create_unimplemented_device("gpio", GPIO_BASEADDR, 0x10000); 168*77aad42eSSai Pavan Boddu create_unimplemented_device("gpio2", GPIO_BASEADDR2, 0x10000); 169*77aad42eSSai Pavan Boddu create_unimplemented_device("gpio3", GPIO_BASEADDR3, 0x10000); 170*77aad42eSSai Pavan Boddu create_unimplemented_device("i2c", I2C_BASEADDR, 0x10000); 171*77aad42eSSai Pavan Boddu create_unimplemented_device("qspi", QSPI_BASEADDR, 0x10000); 172*77aad42eSSai Pavan Boddu } 173*77aad42eSSai Pavan Boddu 174*77aad42eSSai Pavan Boddu static void mb_v_generic_machine_init(MachineClass *mc) 175*77aad42eSSai Pavan Boddu { 176*77aad42eSSai Pavan Boddu mc->desc = "AMD Microblaze-V generic platform"; 177*77aad42eSSai Pavan Boddu mc->init = mb_v_generic_init; 178*77aad42eSSai Pavan Boddu mc->min_cpus = 1; 179*77aad42eSSai Pavan Boddu mc->max_cpus = 1; 180*77aad42eSSai Pavan Boddu mc->default_cpu_type = TYPE_RISCV_CPU_BASE; 181*77aad42eSSai Pavan Boddu mc->default_cpus = 1; 182*77aad42eSSai Pavan Boddu } 183*77aad42eSSai Pavan Boddu 184*77aad42eSSai Pavan Boddu DEFINE_MACHINE("amd-microblaze-v-generic", mb_v_generic_machine_init) 185