177aad42eSSai Pavan Boddu /*
277aad42eSSai Pavan Boddu * QEMU model of Microblaze V generic board.
377aad42eSSai Pavan Boddu *
477aad42eSSai Pavan Boddu * based on hw/microblaze/petalogix_ml605_mmu.c
577aad42eSSai Pavan Boddu *
677aad42eSSai Pavan Boddu * Copyright (c) 2011 Michal Simek <monstr@monstr.eu>
777aad42eSSai Pavan Boddu * Copyright (c) 2011 PetaLogix
877aad42eSSai Pavan Boddu * Copyright (c) 2009 Edgar E. Iglesias.
977aad42eSSai Pavan Boddu * Copyright (C) 2024, Advanced Micro Devices, Inc.
1077aad42eSSai Pavan Boddu * SPDX-License-Identifier: GPL-2.0-or-later
1177aad42eSSai Pavan Boddu *
1277aad42eSSai Pavan Boddu * Written by Sai Pavan Boddu <sai.pavan.boddu@amd.com
1377aad42eSSai Pavan Boddu * and by Michal Simek <michal.simek@amd.com>.
1477aad42eSSai Pavan Boddu */
1577aad42eSSai Pavan Boddu
1677aad42eSSai Pavan Boddu #include "qemu/osdep.h"
1777aad42eSSai Pavan Boddu #include "qemu/units.h"
1877aad42eSSai Pavan Boddu #include "qapi/error.h"
1977aad42eSSai Pavan Boddu #include "cpu.h"
2077aad42eSSai Pavan Boddu #include "hw/sysbus.h"
2165cb7129SStefan Hajnoczi #include "system/system.h"
2277aad42eSSai Pavan Boddu #include "net/net.h"
2377aad42eSSai Pavan Boddu #include "hw/boards.h"
2477aad42eSSai Pavan Boddu #include "hw/char/serial-mm.h"
25*dfc56946SRichard Henderson #include "system/address-spaces.h"
2677aad42eSSai Pavan Boddu #include "hw/char/xilinx_uartlite.h"
2777aad42eSSai Pavan Boddu #include "hw/misc/unimp.h"
2877aad42eSSai Pavan Boddu
2977aad42eSSai Pavan Boddu #define LMB_BRAM_SIZE (128 * KiB)
3077aad42eSSai Pavan Boddu #define MEMORY_BASEADDR 0x80000000
3177aad42eSSai Pavan Boddu #define INTC_BASEADDR 0x41200000
3277aad42eSSai Pavan Boddu #define TIMER_BASEADDR 0x41c00000
3377aad42eSSai Pavan Boddu #define TIMER_BASEADDR2 0x41c10000
3477aad42eSSai Pavan Boddu #define UARTLITE_BASEADDR 0x40600000
3577aad42eSSai Pavan Boddu #define ETHLITE_BASEADDR 0x40e00000
3677aad42eSSai Pavan Boddu #define UART16550_BASEADDR 0x44a10000
3777aad42eSSai Pavan Boddu #define AXIENET_BASEADDR 0x40c00000
3877aad42eSSai Pavan Boddu #define AXIDMA_BASEADDR 0x41e00000
3977aad42eSSai Pavan Boddu #define GPIO_BASEADDR 0x40000000
4077aad42eSSai Pavan Boddu #define GPIO_BASEADDR2 0x40010000
4177aad42eSSai Pavan Boddu #define GPIO_BASEADDR3 0x40020000
4277aad42eSSai Pavan Boddu #define I2C_BASEADDR 0x40800000
4377aad42eSSai Pavan Boddu #define QSPI_BASEADDR 0x44a00000
4477aad42eSSai Pavan Boddu
4577aad42eSSai Pavan Boddu #define TIMER_IRQ 0
4677aad42eSSai Pavan Boddu #define UARTLITE_IRQ 1
4777aad42eSSai Pavan Boddu #define UART16550_IRQ 4
4877aad42eSSai Pavan Boddu #define ETHLITE_IRQ 5
4977aad42eSSai Pavan Boddu #define TIMER_IRQ2 6
5077aad42eSSai Pavan Boddu #define AXIENET_IRQ 7
5177aad42eSSai Pavan Boddu #define AXIDMA_IRQ1 8
5277aad42eSSai Pavan Boddu #define AXIDMA_IRQ0 9
5377aad42eSSai Pavan Boddu
mb_v_generic_init(MachineState * machine)5477aad42eSSai Pavan Boddu static void mb_v_generic_init(MachineState *machine)
5577aad42eSSai Pavan Boddu {
5677aad42eSSai Pavan Boddu ram_addr_t ram_size = machine->ram_size;
5777aad42eSSai Pavan Boddu DeviceState *dev, *dma, *eth0;
5877aad42eSSai Pavan Boddu Object *ds, *cs;
5977aad42eSSai Pavan Boddu int i;
6077aad42eSSai Pavan Boddu RISCVCPU *cpu;
6177aad42eSSai Pavan Boddu hwaddr ddr_base = MEMORY_BASEADDR;
6277aad42eSSai Pavan Boddu MemoryRegion *phys_lmb_bram = g_new(MemoryRegion, 1);
6377aad42eSSai Pavan Boddu MemoryRegion *phys_ram = g_new(MemoryRegion, 1);
6477aad42eSSai Pavan Boddu qemu_irq irq[32];
6577aad42eSSai Pavan Boddu MemoryRegion *sysmem = get_system_memory();
6677aad42eSSai Pavan Boddu
6777aad42eSSai Pavan Boddu cpu = RISCV_CPU(object_new(machine->cpu_type));
6877aad42eSSai Pavan Boddu object_property_set_bool(OBJECT(cpu), "h", false, NULL);
6977aad42eSSai Pavan Boddu object_property_set_bool(OBJECT(cpu), "d", false, NULL);
7077aad42eSSai Pavan Boddu qdev_realize(DEVICE(cpu), NULL, &error_abort);
7177aad42eSSai Pavan Boddu /* Attach emulated BRAM through the LMB. */
7277aad42eSSai Pavan Boddu memory_region_init_ram(phys_lmb_bram, NULL,
7377aad42eSSai Pavan Boddu "mb_v.lmb_bram", LMB_BRAM_SIZE,
7477aad42eSSai Pavan Boddu &error_fatal);
7577aad42eSSai Pavan Boddu memory_region_add_subregion(sysmem, 0x00000000, phys_lmb_bram);
7677aad42eSSai Pavan Boddu
7777aad42eSSai Pavan Boddu memory_region_init_ram(phys_ram, NULL, "mb_v.ram",
7877aad42eSSai Pavan Boddu ram_size, &error_fatal);
7977aad42eSSai Pavan Boddu memory_region_add_subregion(sysmem, ddr_base, phys_ram);
8077aad42eSSai Pavan Boddu
8177aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-intc");
822cdf693bSPhilippe Mathieu-Daudé qdev_prop_set_enum(dev, "endianness", ENDIAN_MODE_LITTLE);
8377aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "kind-of-intr",
8477aad42eSSai Pavan Boddu 1 << UARTLITE_IRQ);
8577aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
8677aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, INTC_BASEADDR);
8777aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
8877aad42eSSai Pavan Boddu qdev_get_gpio_in(DEVICE(cpu), 11));
8977aad42eSSai Pavan Boddu for (i = 0; i < 32; i++) {
9077aad42eSSai Pavan Boddu irq[i] = qdev_get_gpio_in(dev, i);
9177aad42eSSai Pavan Boddu }
9277aad42eSSai Pavan Boddu
9377aad42eSSai Pavan Boddu /* Uartlite */
9477aad42eSSai Pavan Boddu dev = qdev_new(TYPE_XILINX_UARTLITE);
958a8c92c8SPhilippe Mathieu-Daudé qdev_prop_set_enum(dev, "endianness", ENDIAN_MODE_LITTLE);
9677aad42eSSai Pavan Boddu qdev_prop_set_chr(dev, "chardev", serial_hd(0));
9777aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
9877aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, UARTLITE_BASEADDR);
9977aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[UARTLITE_IRQ]);
10077aad42eSSai Pavan Boddu
10177aad42eSSai Pavan Boddu /* Full uart */
10277aad42eSSai Pavan Boddu serial_mm_init(sysmem, UART16550_BASEADDR + 0x1000, 2,
10377aad42eSSai Pavan Boddu irq[UART16550_IRQ], 115200, serial_hd(1),
10477aad42eSSai Pavan Boddu DEVICE_LITTLE_ENDIAN);
10577aad42eSSai Pavan Boddu
10677aad42eSSai Pavan Boddu /* 2 timers at irq 0 @ 100 Mhz. */
10777aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-timer");
108df1f35abSPhilippe Mathieu-Daudé qdev_prop_set_enum(dev, "endianness", ENDIAN_MODE_LITTLE);
10977aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "one-timer-only", 0);
11077aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "clock-frequency", 100000000);
11177aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
11277aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR);
11377aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ]);
11477aad42eSSai Pavan Boddu
11577aad42eSSai Pavan Boddu /* 2 timers at irq 3 @ 100 Mhz. */
11677aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-timer");
117df1f35abSPhilippe Mathieu-Daudé qdev_prop_set_enum(dev, "endianness", ENDIAN_MODE_LITTLE);
11877aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "one-timer-only", 0);
11977aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "clock-frequency", 100000000);
12077aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
12177aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, TIMER_BASEADDR2);
12277aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[TIMER_IRQ2]);
12377aad42eSSai Pavan Boddu
12477aad42eSSai Pavan Boddu /* Emaclite */
12577aad42eSSai Pavan Boddu dev = qdev_new("xlnx.xps-ethernetlite");
126644276dbSPhilippe Mathieu-Daudé qdev_prop_set_enum(dev, "endianness", ENDIAN_MODE_LITTLE);
12777aad42eSSai Pavan Boddu qemu_configure_nic_device(dev, true, NULL);
12877aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "tx-ping-pong", 0);
12977aad42eSSai Pavan Boddu qdev_prop_set_uint32(dev, "rx-ping-pong", 0);
13077aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
13177aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, ETHLITE_BASEADDR);
13277aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, irq[ETHLITE_IRQ]);
13377aad42eSSai Pavan Boddu
13477aad42eSSai Pavan Boddu /* axi ethernet and dma initialization. */
13577aad42eSSai Pavan Boddu eth0 = qdev_new("xlnx.axi-ethernet");
13677aad42eSSai Pavan Boddu dma = qdev_new("xlnx.axi-dma");
13777aad42eSSai Pavan Boddu
13877aad42eSSai Pavan Boddu /* FIXME: attach to the sysbus instead */
13977aad42eSSai Pavan Boddu object_property_add_child(qdev_get_machine(), "xilinx-eth", OBJECT(eth0));
14077aad42eSSai Pavan Boddu object_property_add_child(qdev_get_machine(), "xilinx-dma", OBJECT(dma));
14177aad42eSSai Pavan Boddu
14277aad42eSSai Pavan Boddu ds = object_property_get_link(OBJECT(dma),
14377aad42eSSai Pavan Boddu "axistream-connected-target", NULL);
14477aad42eSSai Pavan Boddu cs = object_property_get_link(OBJECT(dma),
14577aad42eSSai Pavan Boddu "axistream-control-connected-target", NULL);
14677aad42eSSai Pavan Boddu qemu_configure_nic_device(eth0, true, NULL);
14777aad42eSSai Pavan Boddu qdev_prop_set_uint32(eth0, "rxmem", 0x1000);
14877aad42eSSai Pavan Boddu qdev_prop_set_uint32(eth0, "txmem", 0x1000);
14977aad42eSSai Pavan Boddu object_property_set_link(OBJECT(eth0), "axistream-connected", ds,
15077aad42eSSai Pavan Boddu &error_abort);
15177aad42eSSai Pavan Boddu object_property_set_link(OBJECT(eth0), "axistream-control-connected", cs,
15277aad42eSSai Pavan Boddu &error_abort);
15377aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(eth0), &error_fatal);
15477aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(eth0), 0, AXIENET_BASEADDR);
15577aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(eth0), 0, irq[AXIENET_IRQ]);
15677aad42eSSai Pavan Boddu
15777aad42eSSai Pavan Boddu ds = object_property_get_link(OBJECT(eth0),
15877aad42eSSai Pavan Boddu "axistream-connected-target", NULL);
15977aad42eSSai Pavan Boddu cs = object_property_get_link(OBJECT(eth0),
16077aad42eSSai Pavan Boddu "axistream-control-connected-target", NULL);
16177aad42eSSai Pavan Boddu qdev_prop_set_uint32(dma, "freqhz", 100000000);
16277aad42eSSai Pavan Boddu object_property_set_link(OBJECT(dma), "axistream-connected", ds,
16377aad42eSSai Pavan Boddu &error_abort);
16477aad42eSSai Pavan Boddu object_property_set_link(OBJECT(dma), "axistream-control-connected", cs,
16577aad42eSSai Pavan Boddu &error_abort);
16677aad42eSSai Pavan Boddu sysbus_realize_and_unref(SYS_BUS_DEVICE(dma), &error_fatal);
16777aad42eSSai Pavan Boddu sysbus_mmio_map(SYS_BUS_DEVICE(dma), 0, AXIDMA_BASEADDR);
16877aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dma), 0, irq[AXIDMA_IRQ0]);
16977aad42eSSai Pavan Boddu sysbus_connect_irq(SYS_BUS_DEVICE(dma), 1, irq[AXIDMA_IRQ1]);
17077aad42eSSai Pavan Boddu
17177aad42eSSai Pavan Boddu /* unimplemented devices */
17277aad42eSSai Pavan Boddu create_unimplemented_device("gpio", GPIO_BASEADDR, 0x10000);
17377aad42eSSai Pavan Boddu create_unimplemented_device("gpio2", GPIO_BASEADDR2, 0x10000);
17477aad42eSSai Pavan Boddu create_unimplemented_device("gpio3", GPIO_BASEADDR3, 0x10000);
17577aad42eSSai Pavan Boddu create_unimplemented_device("i2c", I2C_BASEADDR, 0x10000);
17677aad42eSSai Pavan Boddu create_unimplemented_device("qspi", QSPI_BASEADDR, 0x10000);
17777aad42eSSai Pavan Boddu }
17877aad42eSSai Pavan Boddu
mb_v_generic_machine_init(MachineClass * mc)17977aad42eSSai Pavan Boddu static void mb_v_generic_machine_init(MachineClass *mc)
18077aad42eSSai Pavan Boddu {
18177aad42eSSai Pavan Boddu mc->desc = "AMD Microblaze-V generic platform";
18277aad42eSSai Pavan Boddu mc->init = mb_v_generic_init;
18377aad42eSSai Pavan Boddu mc->min_cpus = 1;
18477aad42eSSai Pavan Boddu mc->max_cpus = 1;
18577aad42eSSai Pavan Boddu mc->default_cpu_type = TYPE_RISCV_CPU_BASE;
18677aad42eSSai Pavan Boddu mc->default_cpus = 1;
18777aad42eSSai Pavan Boddu }
18877aad42eSSai Pavan Boddu
18977aad42eSSai Pavan Boddu DEFINE_MACHINE("amd-microblaze-v-generic", mb_v_generic_machine_init)
190