1 /* 2 * QEMU PowerPC sPAPR IRQ interface 3 * 4 * Copyright (c) 2018, IBM Corporation. 5 * 6 * This code is licensed under the GPL version 2 or later. See the 7 * COPYING file in the top-level directory. 8 */ 9 10 #include "qemu/osdep.h" 11 #include "qemu/log.h" 12 #include "qemu/error-report.h" 13 #include "qapi/error.h" 14 #include "hw/irq.h" 15 #include "hw/ppc/spapr.h" 16 #include "hw/ppc/spapr_cpu_core.h" 17 #include "hw/ppc/spapr_xive.h" 18 #include "hw/ppc/xics.h" 19 #include "hw/ppc/xics_spapr.h" 20 #include "hw/qdev-properties.h" 21 #include "cpu-models.h" 22 #include "sysemu/kvm.h" 23 24 #include "trace.h" 25 26 static const TypeInfo spapr_intc_info = { 27 .name = TYPE_SPAPR_INTC, 28 .parent = TYPE_INTERFACE, 29 .class_size = sizeof(SpaprInterruptControllerClass), 30 }; 31 32 void spapr_irq_msi_init(SpaprMachineState *spapr, uint32_t nr_msis) 33 { 34 spapr->irq_map_nr = nr_msis; 35 spapr->irq_map = bitmap_new(spapr->irq_map_nr); 36 } 37 38 int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 39 Error **errp) 40 { 41 int irq; 42 43 /* 44 * The 'align_mask' parameter of bitmap_find_next_zero_area() 45 * should be one less than a power of 2; 0 means no 46 * alignment. Adapt the 'align' value of the former allocator 47 * to fit the requirements of bitmap_find_next_zero_area() 48 */ 49 align -= 1; 50 51 irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 52 align); 53 if (irq == spapr->irq_map_nr) { 54 error_setg(errp, "can't find a free %d-IRQ block", num); 55 return -1; 56 } 57 58 bitmap_set(spapr->irq_map, irq, num); 59 60 return irq + SPAPR_IRQ_MSI; 61 } 62 63 void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 64 { 65 bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 66 } 67 68 static void spapr_irq_init_kvm(SpaprMachineState *spapr, 69 SpaprIrq *irq, Error **errp) 70 { 71 MachineState *machine = MACHINE(spapr); 72 Error *local_err = NULL; 73 74 if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) { 75 irq->init_kvm(spapr, &local_err); 76 if (local_err && machine_kernel_irqchip_required(machine)) { 77 error_prepend(&local_err, 78 "kernel_irqchip requested but unavailable: "); 79 error_propagate(errp, local_err); 80 return; 81 } 82 83 if (!local_err) { 84 return; 85 } 86 87 /* 88 * We failed to initialize the KVM device, fallback to 89 * emulated mode 90 */ 91 error_prepend(&local_err, "kernel_irqchip allowed but unavailable: "); 92 error_append_hint(&local_err, "Falling back to kernel-irqchip=off\n"); 93 warn_report_err(local_err); 94 } 95 } 96 97 /* 98 * XICS IRQ backend. 99 */ 100 101 static int spapr_irq_claim_xics(SpaprMachineState *spapr, int irq, bool lsi, 102 Error **errp) 103 { 104 ICSState *ics = spapr->ics; 105 106 assert(ics); 107 assert(ics_valid_irq(ics, irq)); 108 109 if (!ics_irq_free(ics, irq - ics->offset)) { 110 error_setg(errp, "IRQ %d is not free", irq); 111 return -1; 112 } 113 114 ics_set_irq_type(ics, irq - ics->offset, lsi); 115 return 0; 116 } 117 118 static void spapr_irq_free_xics(SpaprMachineState *spapr, int irq) 119 { 120 ICSState *ics = spapr->ics; 121 uint32_t srcno = irq - ics->offset; 122 123 assert(ics_valid_irq(ics, irq)); 124 125 memset(&ics->irqs[srcno], 0, sizeof(ICSIRQState)); 126 } 127 128 static void spapr_irq_print_info_xics(SpaprMachineState *spapr, Monitor *mon) 129 { 130 CPUState *cs; 131 132 CPU_FOREACH(cs) { 133 PowerPCCPU *cpu = POWERPC_CPU(cs); 134 135 icp_pic_print_info(spapr_cpu_state(cpu)->icp, mon); 136 } 137 138 ics_pic_print_info(spapr->ics, mon); 139 } 140 141 static int spapr_irq_post_load_xics(SpaprMachineState *spapr, int version_id) 142 { 143 if (!kvm_irqchip_in_kernel()) { 144 CPUState *cs; 145 CPU_FOREACH(cs) { 146 PowerPCCPU *cpu = POWERPC_CPU(cs); 147 icp_resend(spapr_cpu_state(cpu)->icp); 148 } 149 } 150 return 0; 151 } 152 153 static void spapr_irq_set_irq_xics(void *opaque, int irq, int val) 154 { 155 SpaprMachineState *spapr = opaque; 156 uint32_t srcno = irq - spapr->ics->offset; 157 158 ics_set_irq(spapr->ics, srcno, val); 159 } 160 161 static void spapr_irq_reset_xics(SpaprMachineState *spapr, Error **errp) 162 { 163 Error *local_err = NULL; 164 165 spapr_irq_init_kvm(spapr, &spapr_irq_xics, &local_err); 166 if (local_err) { 167 error_propagate(errp, local_err); 168 return; 169 } 170 } 171 172 static void spapr_irq_init_kvm_xics(SpaprMachineState *spapr, Error **errp) 173 { 174 if (kvm_enabled()) { 175 xics_kvm_connect(spapr, errp); 176 } 177 } 178 179 SpaprIrq spapr_irq_xics = { 180 .nr_xirqs = SPAPR_NR_XIRQS, 181 .nr_msis = SPAPR_NR_MSIS, 182 .xics = true, 183 .xive = false, 184 185 .claim = spapr_irq_claim_xics, 186 .free = spapr_irq_free_xics, 187 .print_info = spapr_irq_print_info_xics, 188 .dt_populate = spapr_dt_xics, 189 .post_load = spapr_irq_post_load_xics, 190 .reset = spapr_irq_reset_xics, 191 .set_irq = spapr_irq_set_irq_xics, 192 .init_kvm = spapr_irq_init_kvm_xics, 193 }; 194 195 /* 196 * XIVE IRQ backend. 197 */ 198 199 static int spapr_irq_claim_xive(SpaprMachineState *spapr, int irq, bool lsi, 200 Error **errp) 201 { 202 return spapr_xive_irq_claim(spapr->xive, irq, lsi, errp); 203 } 204 205 static void spapr_irq_free_xive(SpaprMachineState *spapr, int irq) 206 { 207 spapr_xive_irq_free(spapr->xive, irq); 208 } 209 210 static void spapr_irq_print_info_xive(SpaprMachineState *spapr, 211 Monitor *mon) 212 { 213 CPUState *cs; 214 215 CPU_FOREACH(cs) { 216 PowerPCCPU *cpu = POWERPC_CPU(cs); 217 218 xive_tctx_pic_print_info(spapr_cpu_state(cpu)->tctx, mon); 219 } 220 221 spapr_xive_pic_print_info(spapr->xive, mon); 222 } 223 224 static int spapr_irq_post_load_xive(SpaprMachineState *spapr, int version_id) 225 { 226 return spapr_xive_post_load(spapr->xive, version_id); 227 } 228 229 static void spapr_irq_reset_xive(SpaprMachineState *spapr, Error **errp) 230 { 231 CPUState *cs; 232 Error *local_err = NULL; 233 234 CPU_FOREACH(cs) { 235 PowerPCCPU *cpu = POWERPC_CPU(cs); 236 237 /* (TCG) Set the OS CAM line of the thread interrupt context. */ 238 spapr_xive_set_tctx_os_cam(spapr_cpu_state(cpu)->tctx); 239 } 240 241 spapr_irq_init_kvm(spapr, &spapr_irq_xive, &local_err); 242 if (local_err) { 243 error_propagate(errp, local_err); 244 return; 245 } 246 247 /* Activate the XIVE MMIOs */ 248 spapr_xive_mmio_set_enabled(spapr->xive, true); 249 } 250 251 static void spapr_irq_set_irq_xive(void *opaque, int irq, int val) 252 { 253 SpaprMachineState *spapr = opaque; 254 255 if (kvm_irqchip_in_kernel()) { 256 kvmppc_xive_source_set_irq(&spapr->xive->source, irq, val); 257 } else { 258 xive_source_set_irq(&spapr->xive->source, irq, val); 259 } 260 } 261 262 static void spapr_irq_init_kvm_xive(SpaprMachineState *spapr, Error **errp) 263 { 264 if (kvm_enabled()) { 265 kvmppc_xive_connect(spapr->xive, errp); 266 } 267 } 268 269 SpaprIrq spapr_irq_xive = { 270 .nr_xirqs = SPAPR_NR_XIRQS, 271 .nr_msis = SPAPR_NR_MSIS, 272 .xics = false, 273 .xive = true, 274 275 .claim = spapr_irq_claim_xive, 276 .free = spapr_irq_free_xive, 277 .print_info = spapr_irq_print_info_xive, 278 .dt_populate = spapr_dt_xive, 279 .post_load = spapr_irq_post_load_xive, 280 .reset = spapr_irq_reset_xive, 281 .set_irq = spapr_irq_set_irq_xive, 282 .init_kvm = spapr_irq_init_kvm_xive, 283 }; 284 285 /* 286 * Dual XIVE and XICS IRQ backend. 287 * 288 * Both interrupt mode, XIVE and XICS, objects are created but the 289 * machine starts in legacy interrupt mode (XICS). It can be changed 290 * by the CAS negotiation process and, in that case, the new mode is 291 * activated after an extra machine reset. 292 */ 293 294 /* 295 * Returns the sPAPR IRQ backend negotiated by CAS. XICS is the 296 * default. 297 */ 298 static SpaprIrq *spapr_irq_current(SpaprMachineState *spapr) 299 { 300 return spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ? 301 &spapr_irq_xive : &spapr_irq_xics; 302 } 303 304 static int spapr_irq_claim_dual(SpaprMachineState *spapr, int irq, bool lsi, 305 Error **errp) 306 { 307 Error *local_err = NULL; 308 int ret; 309 310 ret = spapr_irq_xics.claim(spapr, irq, lsi, &local_err); 311 if (local_err) { 312 error_propagate(errp, local_err); 313 return ret; 314 } 315 316 ret = spapr_irq_xive.claim(spapr, irq, lsi, &local_err); 317 if (local_err) { 318 error_propagate(errp, local_err); 319 return ret; 320 } 321 322 return ret; 323 } 324 325 static void spapr_irq_free_dual(SpaprMachineState *spapr, int irq) 326 { 327 spapr_irq_xics.free(spapr, irq); 328 spapr_irq_xive.free(spapr, irq); 329 } 330 331 static void spapr_irq_print_info_dual(SpaprMachineState *spapr, Monitor *mon) 332 { 333 spapr_irq_current(spapr)->print_info(spapr, mon); 334 } 335 336 static void spapr_irq_dt_populate_dual(SpaprMachineState *spapr, 337 uint32_t nr_servers, void *fdt, 338 uint32_t phandle) 339 { 340 spapr_irq_current(spapr)->dt_populate(spapr, nr_servers, fdt, phandle); 341 } 342 343 static int spapr_irq_post_load_dual(SpaprMachineState *spapr, int version_id) 344 { 345 /* 346 * Force a reset of the XIVE backend after migration. The machine 347 * defaults to XICS at startup. 348 */ 349 if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 350 if (kvm_irqchip_in_kernel()) { 351 xics_kvm_disconnect(spapr, &error_fatal); 352 } 353 spapr_irq_xive.reset(spapr, &error_fatal); 354 } 355 356 return spapr_irq_current(spapr)->post_load(spapr, version_id); 357 } 358 359 static void spapr_irq_reset_dual(SpaprMachineState *spapr, Error **errp) 360 { 361 Error *local_err = NULL; 362 363 /* 364 * Deactivate the XIVE MMIOs. The XIVE backend will reenable them 365 * if selected. 366 */ 367 spapr_xive_mmio_set_enabled(spapr->xive, false); 368 369 /* Destroy all KVM devices */ 370 if (kvm_irqchip_in_kernel()) { 371 xics_kvm_disconnect(spapr, &local_err); 372 if (local_err) { 373 error_propagate(errp, local_err); 374 error_prepend(errp, "KVM XICS disconnect failed: "); 375 return; 376 } 377 kvmppc_xive_disconnect(spapr->xive, &local_err); 378 if (local_err) { 379 error_propagate(errp, local_err); 380 error_prepend(errp, "KVM XIVE disconnect failed: "); 381 return; 382 } 383 } 384 385 spapr_irq_current(spapr)->reset(spapr, errp); 386 } 387 388 static void spapr_irq_set_irq_dual(void *opaque, int irq, int val) 389 { 390 SpaprMachineState *spapr = opaque; 391 392 spapr_irq_current(spapr)->set_irq(spapr, irq, val); 393 } 394 395 /* 396 * Define values in sync with the XIVE and XICS backend 397 */ 398 SpaprIrq spapr_irq_dual = { 399 .nr_xirqs = SPAPR_NR_XIRQS, 400 .nr_msis = SPAPR_NR_MSIS, 401 .xics = true, 402 .xive = true, 403 404 .claim = spapr_irq_claim_dual, 405 .free = spapr_irq_free_dual, 406 .print_info = spapr_irq_print_info_dual, 407 .dt_populate = spapr_irq_dt_populate_dual, 408 .post_load = spapr_irq_post_load_dual, 409 .reset = spapr_irq_reset_dual, 410 .set_irq = spapr_irq_set_irq_dual, 411 .init_kvm = NULL, /* should not be used */ 412 }; 413 414 415 static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 416 { 417 MachineState *machine = MACHINE(spapr); 418 419 /* 420 * Sanity checks on non-P9 machines. On these, XIVE is not 421 * advertised, see spapr_dt_ov5_platform_support() 422 */ 423 if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 424 0, spapr->max_compat_pvr)) { 425 /* 426 * If the 'dual' interrupt mode is selected, force XICS as CAS 427 * negotiation is useless. 428 */ 429 if (spapr->irq == &spapr_irq_dual) { 430 spapr->irq = &spapr_irq_xics; 431 return 0; 432 } 433 434 /* 435 * Non-P9 machines using only XIVE is a bogus setup. We have two 436 * scenarios to take into account because of the compat mode: 437 * 438 * 1. POWER7/8 machines should fail to init later on when creating 439 * the XIVE interrupt presenters because a POWER9 exception 440 * model is required. 441 442 * 2. POWER9 machines using the POWER8 compat mode won't fail and 443 * will let the OS boot with a partial XIVE setup : DT 444 * properties but no hcalls. 445 * 446 * To cover both and not confuse the OS, add an early failure in 447 * QEMU. 448 */ 449 if (spapr->irq == &spapr_irq_xive) { 450 error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 451 return -1; 452 } 453 } 454 455 /* 456 * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 457 * re-created. Detect that early to avoid QEMU to exit later when the 458 * guest reboots. 459 */ 460 if (kvm_enabled() && 461 spapr->irq == &spapr_irq_dual && 462 machine_kernel_irqchip_required(machine) && 463 xics_kvm_has_broken_disconnect(spapr)) { 464 error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on"); 465 return -1; 466 } 467 468 return 0; 469 } 470 471 /* 472 * sPAPR IRQ frontend routines for devices 473 */ 474 #define ALL_INTCS(spapr_) \ 475 { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 476 477 int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 478 PowerPCCPU *cpu, Error **errp) 479 { 480 SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 481 int i; 482 int rc; 483 484 for (i = 0; i < ARRAY_SIZE(intcs); i++) { 485 SpaprInterruptController *intc = intcs[i]; 486 if (intc) { 487 SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 488 rc = sicc->cpu_intc_create(intc, cpu, errp); 489 if (rc < 0) { 490 return rc; 491 } 492 } 493 } 494 495 return 0; 496 } 497 498 void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 499 { 500 MachineState *machine = MACHINE(spapr); 501 502 if (machine_kernel_irqchip_split(machine)) { 503 error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 504 return; 505 } 506 507 if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) { 508 error_setg(errp, 509 "kernel_irqchip requested but only available with KVM"); 510 return; 511 } 512 513 if (spapr_irq_check(spapr, errp) < 0) { 514 return; 515 } 516 517 /* Initialize the MSI IRQ allocator. */ 518 if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 519 spapr_irq_msi_init(spapr, spapr->irq->nr_msis); 520 } 521 522 if (spapr->irq->xics) { 523 Error *local_err = NULL; 524 Object *obj; 525 526 obj = object_new(TYPE_ICS_SPAPR); 527 object_property_add_child(OBJECT(spapr), "ics", obj, &local_err); 528 if (local_err) { 529 error_propagate(errp, local_err); 530 return; 531 } 532 533 object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr), 534 &local_err); 535 if (local_err) { 536 error_propagate(errp, local_err); 537 return; 538 } 539 540 object_property_set_int(obj, spapr->irq->nr_xirqs, "nr-irqs", 541 &local_err); 542 if (local_err) { 543 error_propagate(errp, local_err); 544 return; 545 } 546 547 object_property_set_bool(obj, true, "realized", &local_err); 548 if (local_err) { 549 error_propagate(errp, local_err); 550 return; 551 } 552 553 spapr->ics = ICS_SPAPR(obj); 554 } 555 556 if (spapr->irq->xive) { 557 uint32_t nr_servers = spapr_max_server_number(spapr); 558 DeviceState *dev; 559 int i; 560 561 dev = qdev_create(NULL, TYPE_SPAPR_XIVE); 562 qdev_prop_set_uint32(dev, "nr-irqs", 563 spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 564 /* 565 * 8 XIVE END structures per CPU. One for each available 566 * priority 567 */ 568 qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 569 qdev_init_nofail(dev); 570 571 spapr->xive = SPAPR_XIVE(dev); 572 573 /* Enable the CPU IPIs */ 574 for (i = 0; i < nr_servers; ++i) { 575 if (spapr_xive_irq_claim(spapr->xive, SPAPR_IRQ_IPI + i, 576 false, errp) < 0) { 577 return; 578 } 579 } 580 581 spapr_xive_hcall_init(spapr); 582 } 583 584 spapr->qirqs = qemu_allocate_irqs(spapr->irq->set_irq, spapr, 585 spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 586 } 587 588 int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 589 { 590 assert(irq >= SPAPR_XIRQ_BASE); 591 assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 592 593 return spapr->irq->claim(spapr, irq, lsi, errp); 594 } 595 596 void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 597 { 598 int i; 599 600 assert(irq >= SPAPR_XIRQ_BASE); 601 assert((irq + num) <= (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 602 603 for (i = irq; i < (irq + num); i++) { 604 spapr->irq->free(spapr, i); 605 } 606 } 607 608 qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 609 { 610 /* 611 * This interface is basically for VIO and PHB devices to find the 612 * right qemu_irq to manipulate, so we only allow access to the 613 * external irqs for now. Currently anything which needs to 614 * access the IPIs most naturally gets there via the guest side 615 * interfaces, we can change this if we need to in future. 616 */ 617 assert(irq >= SPAPR_XIRQ_BASE); 618 assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 619 620 if (spapr->ics) { 621 assert(ics_valid_irq(spapr->ics, irq)); 622 } 623 if (spapr->xive) { 624 assert(irq < spapr->xive->nr_irqs); 625 assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 626 } 627 628 return spapr->qirqs[irq]; 629 } 630 631 int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 632 { 633 return spapr->irq->post_load(spapr, version_id); 634 } 635 636 void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 637 { 638 assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 639 640 if (spapr->irq->reset) { 641 spapr->irq->reset(spapr, errp); 642 } 643 } 644 645 int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 646 { 647 const char *nodename = "interrupt-controller"; 648 int offset, phandle; 649 650 offset = fdt_subnode_offset(fdt, 0, nodename); 651 if (offset < 0) { 652 error_setg(errp, "Can't find node \"%s\": %s", 653 nodename, fdt_strerror(offset)); 654 return -1; 655 } 656 657 phandle = fdt_get_phandle(fdt, offset); 658 if (!phandle) { 659 error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 660 return -1; 661 } 662 663 return phandle; 664 } 665 666 /* 667 * XICS legacy routines - to deprecate one day 668 */ 669 670 static int ics_find_free_block(ICSState *ics, int num, int alignnum) 671 { 672 int first, i; 673 674 for (first = 0; first < ics->nr_irqs; first += alignnum) { 675 if (num > (ics->nr_irqs - first)) { 676 return -1; 677 } 678 for (i = first; i < first + num; ++i) { 679 if (!ics_irq_free(ics, i)) { 680 break; 681 } 682 } 683 if (i == (first + num)) { 684 return first; 685 } 686 } 687 688 return -1; 689 } 690 691 int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 692 { 693 ICSState *ics = spapr->ics; 694 int first = -1; 695 696 assert(ics); 697 698 /* 699 * MSIMesage::data is used for storing VIRQ so 700 * it has to be aligned to num to support multiple 701 * MSI vectors. MSI-X is not affected by this. 702 * The hint is used for the first IRQ, the rest should 703 * be allocated continuously. 704 */ 705 if (align) { 706 assert((num == 1) || (num == 2) || (num == 4) || 707 (num == 8) || (num == 16) || (num == 32)); 708 first = ics_find_free_block(ics, num, num); 709 } else { 710 first = ics_find_free_block(ics, num, 1); 711 } 712 713 if (first < 0) { 714 error_setg(errp, "can't find a free %d-IRQ block", num); 715 return -1; 716 } 717 718 return first + ics->offset; 719 } 720 721 #define SPAPR_IRQ_XICS_LEGACY_NR_XIRQS 0x400 722 723 SpaprIrq spapr_irq_xics_legacy = { 724 .nr_xirqs = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 725 .nr_msis = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 726 .xics = true, 727 .xive = false, 728 729 .claim = spapr_irq_claim_xics, 730 .free = spapr_irq_free_xics, 731 .print_info = spapr_irq_print_info_xics, 732 .dt_populate = spapr_dt_xics, 733 .post_load = spapr_irq_post_load_xics, 734 .reset = spapr_irq_reset_xics, 735 .set_irq = spapr_irq_set_irq_xics, 736 .init_kvm = spapr_irq_init_kvm_xics, 737 }; 738 739 static void spapr_irq_register_types(void) 740 { 741 type_register_static(&spapr_intc_info); 742 } 743 744 type_init(spapr_irq_register_types) 745