182cffa2eSCédric Le Goater /* 282cffa2eSCédric Le Goater * QEMU PowerPC sPAPR IRQ interface 382cffa2eSCédric Le Goater * 482cffa2eSCédric Le Goater * Copyright (c) 2018, IBM Corporation. 582cffa2eSCédric Le Goater * 682cffa2eSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 782cffa2eSCédric Le Goater * COPYING file in the top-level directory. 882cffa2eSCédric Le Goater */ 982cffa2eSCédric Le Goater 1082cffa2eSCédric Le Goater #include "qemu/osdep.h" 1182cffa2eSCédric Le Goater #include "qemu/log.h" 1282cffa2eSCédric Le Goater #include "qemu/error-report.h" 1382cffa2eSCédric Le Goater #include "qapi/error.h" 1464552b6bSMarkus Armbruster #include "hw/irq.h" 1582cffa2eSCédric Le Goater #include "hw/ppc/spapr.h" 16a28b9a5aSCédric Le Goater #include "hw/ppc/spapr_cpu_core.h" 17dcc345b6SCédric Le Goater #include "hw/ppc/spapr_xive.h" 1882cffa2eSCédric Le Goater #include "hw/ppc/xics.h" 19a51d5afcSThomas Huth #include "hw/ppc/xics_spapr.h" 20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 21273fef83SCédric Le Goater #include "cpu-models.h" 22ef01ed9dSCédric Le Goater #include "sysemu/kvm.h" 23ef01ed9dSCédric Le Goater 24ef01ed9dSCédric Le Goater #include "trace.h" 2582cffa2eSCédric Le Goater 26150e25f8SDavid Gibson static const TypeInfo spapr_intc_info = { 27150e25f8SDavid Gibson .name = TYPE_SPAPR_INTC, 28150e25f8SDavid Gibson .parent = TYPE_INTERFACE, 29150e25f8SDavid Gibson .class_size = sizeof(SpaprInterruptControllerClass), 30150e25f8SDavid Gibson }; 31150e25f8SDavid Gibson 328cbe71ecSDavid Gibson static void spapr_irq_msi_init(SpaprMachineState *spapr) 3382cffa2eSCédric Le Goater { 348cbe71ecSDavid Gibson if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 358cbe71ecSDavid Gibson /* Legacy mode doesn't use this allocator */ 368cbe71ecSDavid Gibson return; 378cbe71ecSDavid Gibson } 388cbe71ecSDavid Gibson 398cbe71ecSDavid Gibson spapr->irq_map_nr = spapr_irq_nr_msis(spapr); 4082cffa2eSCédric Le Goater spapr->irq_map = bitmap_new(spapr->irq_map_nr); 4182cffa2eSCédric Le Goater } 4282cffa2eSCédric Le Goater 43ce2918cbSDavid Gibson int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 4482cffa2eSCédric Le Goater Error **errp) 4582cffa2eSCédric Le Goater { 4682cffa2eSCédric Le Goater int irq; 4782cffa2eSCédric Le Goater 4882cffa2eSCédric Le Goater /* 4982cffa2eSCédric Le Goater * The 'align_mask' parameter of bitmap_find_next_zero_area() 5082cffa2eSCédric Le Goater * should be one less than a power of 2; 0 means no 5182cffa2eSCédric Le Goater * alignment. Adapt the 'align' value of the former allocator 5282cffa2eSCédric Le Goater * to fit the requirements of bitmap_find_next_zero_area() 5382cffa2eSCédric Le Goater */ 5482cffa2eSCédric Le Goater align -= 1; 5582cffa2eSCédric Le Goater 5682cffa2eSCédric Le Goater irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 5782cffa2eSCédric Le Goater align); 5882cffa2eSCédric Le Goater if (irq == spapr->irq_map_nr) { 5982cffa2eSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 6082cffa2eSCédric Le Goater return -1; 6182cffa2eSCédric Le Goater } 6282cffa2eSCédric Le Goater 6382cffa2eSCédric Le Goater bitmap_set(spapr->irq_map, irq, num); 6482cffa2eSCédric Le Goater 6582cffa2eSCédric Le Goater return irq + SPAPR_IRQ_MSI; 6682cffa2eSCédric Le Goater } 6782cffa2eSCédric Le Goater 68ce2918cbSDavid Gibson void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 6982cffa2eSCédric Le Goater { 7082cffa2eSCédric Le Goater bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 7182cffa2eSCédric Le Goater } 7282cffa2eSCédric Le Goater 734ffb7496SGreg Kurz int spapr_irq_init_kvm(SpaprInterruptControllerInitKvm fn, 740a17e0c3SDavid Gibson SpaprInterruptController *intc, 754ffb7496SGreg Kurz uint32_t nr_servers, 760a17e0c3SDavid Gibson Error **errp) 77ae805ea9SCédric Le Goater { 78ae805ea9SCédric Le Goater Error *local_err = NULL; 79ae805ea9SCédric Le Goater 804376c40dSPaolo Bonzini if (kvm_enabled() && kvm_kernel_irqchip_allowed()) { 814ffb7496SGreg Kurz if (fn(intc, nr_servers, &local_err) < 0) { 824376c40dSPaolo Bonzini if (kvm_kernel_irqchip_required()) { 83ae805ea9SCédric Le Goater error_prepend(&local_err, 84ae805ea9SCédric Le Goater "kernel_irqchip requested but unavailable: "); 85ae805ea9SCédric Le Goater error_propagate(errp, local_err); 860a17e0c3SDavid Gibson return -1; 87ae805ea9SCédric Le Goater } 88ae805ea9SCédric Le Goater 89ae805ea9SCédric Le Goater /* 90ae805ea9SCédric Le Goater * We failed to initialize the KVM device, fallback to 91ae805ea9SCédric Le Goater * emulated mode 92ae805ea9SCédric Le Goater */ 930a17e0c3SDavid Gibson error_prepend(&local_err, 940a17e0c3SDavid Gibson "kernel_irqchip allowed but unavailable: "); 950a17e0c3SDavid Gibson error_append_hint(&local_err, 960a17e0c3SDavid Gibson "Falling back to kernel-irqchip=off\n"); 97ae805ea9SCédric Le Goater warn_report_err(local_err); 98ae805ea9SCédric Le Goater } 99ae805ea9SCédric Le Goater } 100ef01ed9dSCédric Le Goater 1010a17e0c3SDavid Gibson return 0; 1020a17e0c3SDavid Gibson } 1030a17e0c3SDavid Gibson 104ef01ed9dSCédric Le Goater /* 105ef01ed9dSCédric Le Goater * XICS IRQ backend. 106ef01ed9dSCédric Le Goater */ 107ef01ed9dSCédric Le Goater 108ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics = { 109ca62823bSDavid Gibson .xics = true, 110ca62823bSDavid Gibson .xive = false, 111ef01ed9dSCédric Le Goater }; 112ef01ed9dSCédric Le Goater 113ef01ed9dSCédric Le Goater /* 114dcc345b6SCédric Le Goater * XIVE IRQ backend. 115dcc345b6SCédric Le Goater */ 116dcc345b6SCédric Le Goater 117ce2918cbSDavid Gibson SpaprIrq spapr_irq_xive = { 118ca62823bSDavid Gibson .xics = false, 119ca62823bSDavid Gibson .xive = true, 120dcc345b6SCédric Le Goater }; 121dcc345b6SCédric Le Goater 122dcc345b6SCédric Le Goater /* 12313db0cd9SCédric Le Goater * Dual XIVE and XICS IRQ backend. 12413db0cd9SCédric Le Goater * 12513db0cd9SCédric Le Goater * Both interrupt mode, XIVE and XICS, objects are created but the 12613db0cd9SCédric Le Goater * machine starts in legacy interrupt mode (XICS). It can be changed 12713db0cd9SCédric Le Goater * by the CAS negotiation process and, in that case, the new mode is 12813db0cd9SCédric Le Goater * activated after an extra machine reset. 12913db0cd9SCédric Le Goater */ 13013db0cd9SCédric Le Goater 13113db0cd9SCédric Le Goater /* 13213db0cd9SCédric Le Goater * Define values in sync with the XIVE and XICS backend 13313db0cd9SCédric Le Goater */ 134ce2918cbSDavid Gibson SpaprIrq spapr_irq_dual = { 135ca62823bSDavid Gibson .xics = true, 136ca62823bSDavid Gibson .xive = true, 13713db0cd9SCédric Le Goater }; 13813db0cd9SCédric Le Goater 139273fef83SCédric Le Goater 1400a3fd3dfSDavid Gibson static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 141273fef83SCédric Le Goater { 142*c55bcb1fSGreg Kurz ERRP_GUARD(); 143273fef83SCédric Le Goater MachineState *machine = MACHINE(spapr); 144273fef83SCédric Le Goater 145273fef83SCédric Le Goater /* 146273fef83SCédric Le Goater * Sanity checks on non-P9 machines. On these, XIVE is not 147273fef83SCédric Le Goater * advertised, see spapr_dt_ov5_platform_support() 148273fef83SCédric Le Goater */ 149273fef83SCédric Le Goater if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 150273fef83SCédric Le Goater 0, spapr->max_compat_pvr)) { 151273fef83SCédric Le Goater /* 152273fef83SCédric Le Goater * If the 'dual' interrupt mode is selected, force XICS as CAS 153273fef83SCédric Le Goater * negotiation is useless. 154273fef83SCédric Le Goater */ 155273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_dual) { 156273fef83SCédric Le Goater spapr->irq = &spapr_irq_xics; 1570a3fd3dfSDavid Gibson return 0; 158273fef83SCédric Le Goater } 159273fef83SCédric Le Goater 160273fef83SCédric Le Goater /* 161273fef83SCédric Le Goater * Non-P9 machines using only XIVE is a bogus setup. We have two 162273fef83SCédric Le Goater * scenarios to take into account because of the compat mode: 163273fef83SCédric Le Goater * 164273fef83SCédric Le Goater * 1. POWER7/8 machines should fail to init later on when creating 165273fef83SCédric Le Goater * the XIVE interrupt presenters because a POWER9 exception 166273fef83SCédric Le Goater * model is required. 167273fef83SCédric Le Goater 168273fef83SCédric Le Goater * 2. POWER9 machines using the POWER8 compat mode won't fail and 169273fef83SCédric Le Goater * will let the OS boot with a partial XIVE setup : DT 170273fef83SCédric Le Goater * properties but no hcalls. 171273fef83SCédric Le Goater * 172273fef83SCédric Le Goater * To cover both and not confuse the OS, add an early failure in 173273fef83SCédric Le Goater * QEMU. 174273fef83SCédric Le Goater */ 175273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_xive) { 176273fef83SCédric Le Goater error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 1770a3fd3dfSDavid Gibson return -1; 178273fef83SCédric Le Goater } 179273fef83SCédric Le Goater } 1807abc0c6dSGreg Kurz 1817abc0c6dSGreg Kurz /* 1827abc0c6dSGreg Kurz * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 183*c55bcb1fSGreg Kurz * re-created. Same happens with KVM nested guests. Detect that early to 184*c55bcb1fSGreg Kurz * avoid QEMU to exit later when the guest reboots. 1857abc0c6dSGreg Kurz */ 1867abc0c6dSGreg Kurz if (kvm_enabled() && 1877abc0c6dSGreg Kurz spapr->irq == &spapr_irq_dual && 1884376c40dSPaolo Bonzini kvm_kernel_irqchip_required() && 1897abc0c6dSGreg Kurz xics_kvm_has_broken_disconnect(spapr)) { 190*c55bcb1fSGreg Kurz error_setg(errp, 191*c55bcb1fSGreg Kurz "KVM is incompatible with ic-mode=dual,kernel-irqchip=on"); 192*c55bcb1fSGreg Kurz error_append_hint(errp, 193*c55bcb1fSGreg Kurz "This can happen with an old KVM or in a KVM nested guest.\n"); 194*c55bcb1fSGreg Kurz error_append_hint(errp, 195*c55bcb1fSGreg Kurz "Try without kernel-irqchip or with kernel-irqchip=off.\n"); 1960a3fd3dfSDavid Gibson return -1; 1977abc0c6dSGreg Kurz } 1980a3fd3dfSDavid Gibson 1990a3fd3dfSDavid Gibson return 0; 200273fef83SCédric Le Goater } 201273fef83SCédric Le Goater 20213db0cd9SCédric Le Goater /* 203ef01ed9dSCédric Le Goater * sPAPR IRQ frontend routines for devices 204ef01ed9dSCédric Le Goater */ 205ebd6be08SDavid Gibson #define ALL_INTCS(spapr_) \ 206ebd6be08SDavid Gibson { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 207ebd6be08SDavid Gibson 208ebd6be08SDavid Gibson int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 209ebd6be08SDavid Gibson PowerPCCPU *cpu, Error **errp) 210ebd6be08SDavid Gibson { 211ebd6be08SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 212ebd6be08SDavid Gibson int i; 213ebd6be08SDavid Gibson int rc; 214ebd6be08SDavid Gibson 215ebd6be08SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 216ebd6be08SDavid Gibson SpaprInterruptController *intc = intcs[i]; 217ebd6be08SDavid Gibson if (intc) { 218ebd6be08SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 219ebd6be08SDavid Gibson rc = sicc->cpu_intc_create(intc, cpu, errp); 220ebd6be08SDavid Gibson if (rc < 0) { 221ebd6be08SDavid Gibson return rc; 222ebd6be08SDavid Gibson } 223ebd6be08SDavid Gibson } 224ebd6be08SDavid Gibson } 225ebd6be08SDavid Gibson 226ebd6be08SDavid Gibson return 0; 227ebd6be08SDavid Gibson } 228ebd6be08SDavid Gibson 229d49e8a9bSCédric Le Goater void spapr_irq_cpu_intc_reset(SpaprMachineState *spapr, PowerPCCPU *cpu) 230d49e8a9bSCédric Le Goater { 231d49e8a9bSCédric Le Goater SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 232d49e8a9bSCédric Le Goater int i; 233d49e8a9bSCédric Le Goater 234d49e8a9bSCédric Le Goater for (i = 0; i < ARRAY_SIZE(intcs); i++) { 235d49e8a9bSCédric Le Goater SpaprInterruptController *intc = intcs[i]; 236d49e8a9bSCédric Le Goater if (intc) { 237d49e8a9bSCédric Le Goater SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 238d49e8a9bSCédric Le Goater sicc->cpu_intc_reset(intc, cpu); 239d49e8a9bSCédric Le Goater } 240d49e8a9bSCédric Le Goater } 241d49e8a9bSCédric Le Goater } 242d49e8a9bSCédric Le Goater 2430990ce6aSGreg Kurz void spapr_irq_cpu_intc_destroy(SpaprMachineState *spapr, PowerPCCPU *cpu) 2440990ce6aSGreg Kurz { 2450990ce6aSGreg Kurz SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 2460990ce6aSGreg Kurz int i; 2470990ce6aSGreg Kurz 2480990ce6aSGreg Kurz for (i = 0; i < ARRAY_SIZE(intcs); i++) { 2490990ce6aSGreg Kurz SpaprInterruptController *intc = intcs[i]; 2500990ce6aSGreg Kurz if (intc) { 2510990ce6aSGreg Kurz SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 2520990ce6aSGreg Kurz sicc->cpu_intc_destroy(intc, cpu); 2530990ce6aSGreg Kurz } 2540990ce6aSGreg Kurz } 2550990ce6aSGreg Kurz } 2560990ce6aSGreg Kurz 2577bcdbccaSDavid Gibson static void spapr_set_irq(void *opaque, int irq, int level) 2587bcdbccaSDavid Gibson { 2597bcdbccaSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(opaque); 2607bcdbccaSDavid Gibson SpaprInterruptControllerClass *sicc 2617bcdbccaSDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 2627bcdbccaSDavid Gibson 2637bcdbccaSDavid Gibson sicc->set_irq(spapr->active_intc, irq, level); 2647bcdbccaSDavid Gibson } 2657bcdbccaSDavid Gibson 266328d8eb2SDavid Gibson void spapr_irq_print_info(SpaprMachineState *spapr, Monitor *mon) 267328d8eb2SDavid Gibson { 268328d8eb2SDavid Gibson SpaprInterruptControllerClass *sicc 269328d8eb2SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 270328d8eb2SDavid Gibson 271328d8eb2SDavid Gibson sicc->print_info(spapr->active_intc, mon); 272328d8eb2SDavid Gibson } 273328d8eb2SDavid Gibson 27405289273SDavid Gibson void spapr_irq_dt(SpaprMachineState *spapr, uint32_t nr_servers, 27505289273SDavid Gibson void *fdt, uint32_t phandle) 27605289273SDavid Gibson { 27705289273SDavid Gibson SpaprInterruptControllerClass *sicc 27805289273SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 27905289273SDavid Gibson 28005289273SDavid Gibson sicc->dt(spapr->active_intc, nr_servers, fdt, phandle); 28105289273SDavid Gibson } 28205289273SDavid Gibson 2838cbe71ecSDavid Gibson uint32_t spapr_irq_nr_msis(SpaprMachineState *spapr) 2848cbe71ecSDavid Gibson { 28554255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 28654255c1fSDavid Gibson 28754255c1fSDavid Gibson if (smc->legacy_irq_allocation) { 28854255c1fSDavid Gibson return smc->nr_xirqs; 2898cbe71ecSDavid Gibson } else { 29054255c1fSDavid Gibson return SPAPR_XIRQ_BASE + smc->nr_xirqs - SPAPR_IRQ_MSI; 2918cbe71ecSDavid Gibson } 2928cbe71ecSDavid Gibson } 2938cbe71ecSDavid Gibson 294ce2918cbSDavid Gibson void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 295fab397d8SCédric Le Goater { 29654255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 2971a511340SGreg Kurz 2984376c40dSPaolo Bonzini if (kvm_enabled() && kvm_kernel_irqchip_split()) { 2991a511340SGreg Kurz error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 3001a511340SGreg Kurz return; 3011a511340SGreg Kurz } 3021a511340SGreg Kurz 3030a3fd3dfSDavid Gibson if (spapr_irq_check(spapr, errp) < 0) { 304273fef83SCédric Le Goater return; 305273fef83SCédric Le Goater } 306273fef83SCédric Le Goater 307fab397d8SCédric Le Goater /* Initialize the MSI IRQ allocator. */ 3088cbe71ecSDavid Gibson spapr_irq_msi_init(spapr); 309fab397d8SCédric Le Goater 310f478d9afSDavid Gibson if (spapr->irq->xics) { 311f478d9afSDavid Gibson Object *obj; 312f478d9afSDavid Gibson 313f478d9afSDavid Gibson obj = object_new(TYPE_ICS_SPAPR); 314f478d9afSDavid Gibson 315d2623129SMarkus Armbruster object_property_add_child(OBJECT(spapr), "ics", obj); 3165325cc34SMarkus Armbruster object_property_set_link(obj, ICS_PROP_XICS, OBJECT(spapr), 317b015a980SGreg Kurz &error_abort); 3185325cc34SMarkus Armbruster object_property_set_int(obj, "nr-irqs", smc->nr_xirqs, &error_abort); 319668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(obj), NULL, errp)) { 320f478d9afSDavid Gibson return; 321f478d9afSDavid Gibson } 322f478d9afSDavid Gibson 323f478d9afSDavid Gibson spapr->ics = ICS_SPAPR(obj); 324f478d9afSDavid Gibson } 325f478d9afSDavid Gibson 326f478d9afSDavid Gibson if (spapr->irq->xive) { 327f478d9afSDavid Gibson uint32_t nr_servers = spapr_max_server_number(spapr); 328f478d9afSDavid Gibson DeviceState *dev; 329f478d9afSDavid Gibson int i; 330f478d9afSDavid Gibson 3313e80f690SMarkus Armbruster dev = qdev_new(TYPE_SPAPR_XIVE); 33254255c1fSDavid Gibson qdev_prop_set_uint32(dev, "nr-irqs", smc->nr_xirqs + SPAPR_XIRQ_BASE); 333f478d9afSDavid Gibson /* 334f478d9afSDavid Gibson * 8 XIVE END structures per CPU. One for each available 335f478d9afSDavid Gibson * priority 336f478d9afSDavid Gibson */ 337f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 3385325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "xive-fabric", OBJECT(spapr), 339d1214b81SGreg Kurz &error_abort); 3403c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 341f478d9afSDavid Gibson 342f478d9afSDavid Gibson spapr->xive = SPAPR_XIVE(dev); 343f478d9afSDavid Gibson 344f478d9afSDavid Gibson /* Enable the CPU IPIs */ 345f478d9afSDavid Gibson for (i = 0; i < nr_servers; ++i) { 3460b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 3470b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->xive); 3480b0e52b1SDavid Gibson 3490b0e52b1SDavid Gibson if (sicc->claim_irq(SPAPR_INTC(spapr->xive), SPAPR_IRQ_IPI + i, 350f478d9afSDavid Gibson false, errp) < 0) { 351f478d9afSDavid Gibson return; 352f478d9afSDavid Gibson } 353f478d9afSDavid Gibson } 354f478d9afSDavid Gibson 355f478d9afSDavid Gibson spapr_xive_hcall_init(spapr); 356f478d9afSDavid Gibson } 357872ff3deSCédric Le Goater 3587bcdbccaSDavid Gibson spapr->qirqs = qemu_allocate_irqs(spapr_set_irq, spapr, 35954255c1fSDavid Gibson smc->nr_xirqs + SPAPR_XIRQ_BASE); 360b14848f5SDavid Gibson 361b14848f5SDavid Gibson /* 362b14848f5SDavid Gibson * Mostly we don't actually need this until reset, except that not 363b14848f5SDavid Gibson * having this set up can cause VFIO devices to issue a 364b14848f5SDavid Gibson * false-positive warning during realize(), because they don't yet 365b14848f5SDavid Gibson * have an in-kernel irq chip. 366b14848f5SDavid Gibson */ 367b14848f5SDavid Gibson spapr_irq_update_active_intc(spapr); 368fab397d8SCédric Le Goater } 369ef01ed9dSCédric Le Goater 370ce2918cbSDavid Gibson int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 371ef01ed9dSCédric Le Goater { 3720b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3730b0e52b1SDavid Gibson int i; 37454255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 3750b0e52b1SDavid Gibson int rc; 3760b0e52b1SDavid Gibson 377580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 37854255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 379580dde5eSDavid Gibson 3800b0e52b1SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 3810b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[i]; 3820b0e52b1SDavid Gibson if (intc) { 3830b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 3840b0e52b1SDavid Gibson rc = sicc->claim_irq(intc, irq, lsi, errp); 3850b0e52b1SDavid Gibson if (rc < 0) { 3860b0e52b1SDavid Gibson return rc; 3870b0e52b1SDavid Gibson } 3880b0e52b1SDavid Gibson } 3890b0e52b1SDavid Gibson } 3900b0e52b1SDavid Gibson 3910b0e52b1SDavid Gibson return 0; 392ef01ed9dSCédric Le Goater } 393ef01ed9dSCédric Le Goater 394ce2918cbSDavid Gibson void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 395ef01ed9dSCédric Le Goater { 3960b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3970b0e52b1SDavid Gibson int i, j; 39854255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 399f233cee9SDavid Gibson 400580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 40154255c1fSDavid Gibson assert((irq + num) <= (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 402580dde5eSDavid Gibson 403f233cee9SDavid Gibson for (i = irq; i < (irq + num); i++) { 4040b0e52b1SDavid Gibson for (j = 0; j < ARRAY_SIZE(intcs); j++) { 4050b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[j]; 4060b0e52b1SDavid Gibson 4070b0e52b1SDavid Gibson if (intc) { 4080b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 4090b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(intc); 4100b0e52b1SDavid Gibson sicc->free_irq(intc, i); 4110b0e52b1SDavid Gibson } 4120b0e52b1SDavid Gibson } 413f233cee9SDavid Gibson } 414ef01ed9dSCédric Le Goater } 415ef01ed9dSCédric Le Goater 416ce2918cbSDavid Gibson qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 417ef01ed9dSCédric Le Goater { 41854255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 41954255c1fSDavid Gibson 420af186151SDavid Gibson /* 421af186151SDavid Gibson * This interface is basically for VIO and PHB devices to find the 422af186151SDavid Gibson * right qemu_irq to manipulate, so we only allow access to the 423af186151SDavid Gibson * external irqs for now. Currently anything which needs to 424af186151SDavid Gibson * access the IPIs most naturally gets there via the guest side 425af186151SDavid Gibson * interfaces, we can change this if we need to in future. 426af186151SDavid Gibson */ 427af186151SDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 42854255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 429af186151SDavid Gibson 430af186151SDavid Gibson if (spapr->ics) { 431af186151SDavid Gibson assert(ics_valid_irq(spapr->ics, irq)); 432af186151SDavid Gibson } 433af186151SDavid Gibson if (spapr->xive) { 434af186151SDavid Gibson assert(irq < spapr->xive->nr_irqs); 435af186151SDavid Gibson assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 436af186151SDavid Gibson } 437af186151SDavid Gibson 438af186151SDavid Gibson return spapr->qirqs[irq]; 439ef01ed9dSCédric Le Goater } 440ef01ed9dSCédric Le Goater 441ce2918cbSDavid Gibson int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 4421c53b06cSCédric Le Goater { 443605994e5SDavid Gibson SpaprInterruptControllerClass *sicc; 444605994e5SDavid Gibson 44581106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 446605994e5SDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 447605994e5SDavid Gibson return sicc->post_load(spapr->active_intc, version_id); 4481c53b06cSCédric Le Goater } 4491c53b06cSCédric Le Goater 450ce2918cbSDavid Gibson void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 451b2e22477SCédric Le Goater { 452e1588bcdSGreg Kurz assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 453e1588bcdSGreg Kurz 45481106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 455b2e22477SCédric Le Goater } 456b2e22477SCédric Le Goater 457ce2918cbSDavid Gibson int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 458ad62bff6SGreg Kurz { 45914789694SDavid Gibson const char *nodename = "interrupt-controller"; 460ad62bff6SGreg Kurz int offset, phandle; 461ad62bff6SGreg Kurz 462ad62bff6SGreg Kurz offset = fdt_subnode_offset(fdt, 0, nodename); 463ad62bff6SGreg Kurz if (offset < 0) { 46414789694SDavid Gibson error_setg(errp, "Can't find node \"%s\": %s", 46514789694SDavid Gibson nodename, fdt_strerror(offset)); 466ad62bff6SGreg Kurz return -1; 467ad62bff6SGreg Kurz } 468ad62bff6SGreg Kurz 469ad62bff6SGreg Kurz phandle = fdt_get_phandle(fdt, offset); 470ad62bff6SGreg Kurz if (!phandle) { 471ad62bff6SGreg Kurz error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 472ad62bff6SGreg Kurz return -1; 473ad62bff6SGreg Kurz } 474ad62bff6SGreg Kurz 475ad62bff6SGreg Kurz return phandle; 476ad62bff6SGreg Kurz } 477ad62bff6SGreg Kurz 47881106dddSDavid Gibson static void set_active_intc(SpaprMachineState *spapr, 47981106dddSDavid Gibson SpaprInterruptController *new_intc) 48081106dddSDavid Gibson { 48181106dddSDavid Gibson SpaprInterruptControllerClass *sicc; 4824ffb7496SGreg Kurz uint32_t nr_servers = spapr_max_server_number(spapr); 48381106dddSDavid Gibson 48481106dddSDavid Gibson assert(new_intc); 48581106dddSDavid Gibson 48681106dddSDavid Gibson if (new_intc == spapr->active_intc) { 48781106dddSDavid Gibson /* Nothing to do */ 48881106dddSDavid Gibson return; 48981106dddSDavid Gibson } 49081106dddSDavid Gibson 49181106dddSDavid Gibson if (spapr->active_intc) { 49281106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 49381106dddSDavid Gibson if (sicc->deactivate) { 49481106dddSDavid Gibson sicc->deactivate(spapr->active_intc); 49581106dddSDavid Gibson } 49681106dddSDavid Gibson } 49781106dddSDavid Gibson 49881106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(new_intc); 49981106dddSDavid Gibson if (sicc->activate) { 5004ffb7496SGreg Kurz sicc->activate(new_intc, nr_servers, &error_fatal); 50181106dddSDavid Gibson } 50281106dddSDavid Gibson 50381106dddSDavid Gibson spapr->active_intc = new_intc; 504e532e1d9SDavid Gibson 505e532e1d9SDavid Gibson /* 506e532e1d9SDavid Gibson * We've changed the kernel irqchip, let VFIO devices know they 507e532e1d9SDavid Gibson * need to readjust. 508e532e1d9SDavid Gibson */ 509e532e1d9SDavid Gibson kvm_irqchip_change_notify(); 51081106dddSDavid Gibson } 51181106dddSDavid Gibson 51281106dddSDavid Gibson void spapr_irq_update_active_intc(SpaprMachineState *spapr) 51381106dddSDavid Gibson { 51481106dddSDavid Gibson SpaprInterruptController *new_intc; 51581106dddSDavid Gibson 51681106dddSDavid Gibson if (!spapr->ics) { 51781106dddSDavid Gibson /* 51881106dddSDavid Gibson * XXX before we run CAS, ov5_cas is initialized empty, which 51981106dddSDavid Gibson * indicates XICS, even if we have ic-mode=xive. TODO: clean 52081106dddSDavid Gibson * up the CAS path so that we have a clearer way of handling 52181106dddSDavid Gibson * this. 52281106dddSDavid Gibson */ 52381106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 524b14848f5SDavid Gibson } else if (spapr->ov5_cas 525b14848f5SDavid Gibson && spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 52681106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 52781106dddSDavid Gibson } else { 52881106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->ics); 52981106dddSDavid Gibson } 53081106dddSDavid Gibson 53181106dddSDavid Gibson set_active_intc(spapr, new_intc); 53281106dddSDavid Gibson } 53381106dddSDavid Gibson 534ef01ed9dSCédric Le Goater /* 535ef01ed9dSCédric Le Goater * XICS legacy routines - to deprecate one day 536ef01ed9dSCédric Le Goater */ 537ef01ed9dSCédric Le Goater 538ef01ed9dSCédric Le Goater static int ics_find_free_block(ICSState *ics, int num, int alignnum) 539ef01ed9dSCédric Le Goater { 540ef01ed9dSCédric Le Goater int first, i; 541ef01ed9dSCédric Le Goater 542ef01ed9dSCédric Le Goater for (first = 0; first < ics->nr_irqs; first += alignnum) { 543ef01ed9dSCédric Le Goater if (num > (ics->nr_irqs - first)) { 544ef01ed9dSCédric Le Goater return -1; 545ef01ed9dSCédric Le Goater } 546ef01ed9dSCédric Le Goater for (i = first; i < first + num; ++i) { 5474a99d405SCédric Le Goater if (!ics_irq_free(ics, i)) { 548ef01ed9dSCédric Le Goater break; 549ef01ed9dSCédric Le Goater } 550ef01ed9dSCédric Le Goater } 551ef01ed9dSCédric Le Goater if (i == (first + num)) { 552ef01ed9dSCédric Le Goater return first; 553ef01ed9dSCédric Le Goater } 554ef01ed9dSCédric Le Goater } 555ef01ed9dSCédric Le Goater 556ef01ed9dSCédric Le Goater return -1; 557ef01ed9dSCédric Le Goater } 558ef01ed9dSCédric Le Goater 559ce2918cbSDavid Gibson int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 560ef01ed9dSCédric Le Goater { 561ef01ed9dSCédric Le Goater ICSState *ics = spapr->ics; 562ef01ed9dSCédric Le Goater int first = -1; 563ef01ed9dSCédric Le Goater 564ef01ed9dSCédric Le Goater assert(ics); 565ef01ed9dSCédric Le Goater 566ef01ed9dSCédric Le Goater /* 567ef01ed9dSCédric Le Goater * MSIMesage::data is used for storing VIRQ so 568ef01ed9dSCédric Le Goater * it has to be aligned to num to support multiple 569ef01ed9dSCédric Le Goater * MSI vectors. MSI-X is not affected by this. 570ef01ed9dSCédric Le Goater * The hint is used for the first IRQ, the rest should 571ef01ed9dSCédric Le Goater * be allocated continuously. 572ef01ed9dSCédric Le Goater */ 573ef01ed9dSCédric Le Goater if (align) { 574ef01ed9dSCédric Le Goater assert((num == 1) || (num == 2) || (num == 4) || 575ef01ed9dSCédric Le Goater (num == 8) || (num == 16) || (num == 32)); 576ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, num); 577ef01ed9dSCédric Le Goater } else { 578ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, 1); 579ef01ed9dSCédric Le Goater } 580ef01ed9dSCédric Le Goater 581ef01ed9dSCédric Le Goater if (first < 0) { 582ef01ed9dSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 583ef01ed9dSCédric Le Goater return -1; 584ef01ed9dSCédric Le Goater } 585ef01ed9dSCédric Le Goater 586ef01ed9dSCédric Le Goater return first + ics->offset; 587ef01ed9dSCédric Le Goater } 588ae837402SCédric Le Goater 589ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics_legacy = { 590ca62823bSDavid Gibson .xics = true, 591ca62823bSDavid Gibson .xive = false, 592ae837402SCédric Le Goater }; 593150e25f8SDavid Gibson 594150e25f8SDavid Gibson static void spapr_irq_register_types(void) 595150e25f8SDavid Gibson { 596150e25f8SDavid Gibson type_register_static(&spapr_intc_info); 597150e25f8SDavid Gibson } 598150e25f8SDavid Gibson 599150e25f8SDavid Gibson type_init(spapr_irq_register_types) 600