182cffa2eSCédric Le Goater /* 282cffa2eSCédric Le Goater * QEMU PowerPC sPAPR IRQ interface 382cffa2eSCédric Le Goater * 482cffa2eSCédric Le Goater * Copyright (c) 2018, IBM Corporation. 582cffa2eSCédric Le Goater * 682cffa2eSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 782cffa2eSCédric Le Goater * COPYING file in the top-level directory. 882cffa2eSCédric Le Goater */ 982cffa2eSCédric Le Goater 1082cffa2eSCédric Le Goater #include "qemu/osdep.h" 1182cffa2eSCédric Le Goater #include "qemu/log.h" 1282cffa2eSCédric Le Goater #include "qemu/error-report.h" 1382cffa2eSCédric Le Goater #include "qapi/error.h" 1464552b6bSMarkus Armbruster #include "hw/irq.h" 1582cffa2eSCédric Le Goater #include "hw/ppc/spapr.h" 16a28b9a5aSCédric Le Goater #include "hw/ppc/spapr_cpu_core.h" 17dcc345b6SCédric Le Goater #include "hw/ppc/spapr_xive.h" 1882cffa2eSCédric Le Goater #include "hw/ppc/xics.h" 19a51d5afcSThomas Huth #include "hw/ppc/xics_spapr.h" 20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 21273fef83SCédric Le Goater #include "cpu-models.h" 22ef01ed9dSCédric Le Goater #include "sysemu/kvm.h" 23ef01ed9dSCédric Le Goater 24ef01ed9dSCédric Le Goater #include "trace.h" 2582cffa2eSCédric Le Goater 26150e25f8SDavid Gibson static const TypeInfo spapr_intc_info = { 27150e25f8SDavid Gibson .name = TYPE_SPAPR_INTC, 28150e25f8SDavid Gibson .parent = TYPE_INTERFACE, 29150e25f8SDavid Gibson .class_size = sizeof(SpaprInterruptControllerClass), 30150e25f8SDavid Gibson }; 31150e25f8SDavid Gibson 32*8cbe71ecSDavid Gibson static void spapr_irq_msi_init(SpaprMachineState *spapr) 3382cffa2eSCédric Le Goater { 34*8cbe71ecSDavid Gibson if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 35*8cbe71ecSDavid Gibson /* Legacy mode doesn't use this allocator */ 36*8cbe71ecSDavid Gibson return; 37*8cbe71ecSDavid Gibson } 38*8cbe71ecSDavid Gibson 39*8cbe71ecSDavid Gibson spapr->irq_map_nr = spapr_irq_nr_msis(spapr); 4082cffa2eSCédric Le Goater spapr->irq_map = bitmap_new(spapr->irq_map_nr); 4182cffa2eSCédric Le Goater } 4282cffa2eSCédric Le Goater 43ce2918cbSDavid Gibson int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 4482cffa2eSCédric Le Goater Error **errp) 4582cffa2eSCédric Le Goater { 4682cffa2eSCédric Le Goater int irq; 4782cffa2eSCédric Le Goater 4882cffa2eSCédric Le Goater /* 4982cffa2eSCédric Le Goater * The 'align_mask' parameter of bitmap_find_next_zero_area() 5082cffa2eSCédric Le Goater * should be one less than a power of 2; 0 means no 5182cffa2eSCédric Le Goater * alignment. Adapt the 'align' value of the former allocator 5282cffa2eSCédric Le Goater * to fit the requirements of bitmap_find_next_zero_area() 5382cffa2eSCédric Le Goater */ 5482cffa2eSCédric Le Goater align -= 1; 5582cffa2eSCédric Le Goater 5682cffa2eSCédric Le Goater irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 5782cffa2eSCédric Le Goater align); 5882cffa2eSCédric Le Goater if (irq == spapr->irq_map_nr) { 5982cffa2eSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 6082cffa2eSCédric Le Goater return -1; 6182cffa2eSCédric Le Goater } 6282cffa2eSCédric Le Goater 6382cffa2eSCédric Le Goater bitmap_set(spapr->irq_map, irq, num); 6482cffa2eSCédric Le Goater 6582cffa2eSCédric Le Goater return irq + SPAPR_IRQ_MSI; 6682cffa2eSCédric Le Goater } 6782cffa2eSCédric Le Goater 68ce2918cbSDavid Gibson void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 6982cffa2eSCédric Le Goater { 7082cffa2eSCédric Le Goater bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 7182cffa2eSCédric Le Goater } 7282cffa2eSCédric Le Goater 73567192d4SDavid Gibson int spapr_irq_init_kvm(int (*fn)(SpaprInterruptController *, Error **), 740a17e0c3SDavid Gibson SpaprInterruptController *intc, 750a17e0c3SDavid Gibson Error **errp) 76ae805ea9SCédric Le Goater { 770a17e0c3SDavid Gibson MachineState *machine = MACHINE(qdev_get_machine()); 78ae805ea9SCédric Le Goater Error *local_err = NULL; 79ae805ea9SCédric Le Goater 80ae805ea9SCédric Le Goater if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) { 810a17e0c3SDavid Gibson if (fn(intc, &local_err) < 0) { 820a17e0c3SDavid Gibson if (machine_kernel_irqchip_required(machine)) { 83ae805ea9SCédric Le Goater error_prepend(&local_err, 84ae805ea9SCédric Le Goater "kernel_irqchip requested but unavailable: "); 85ae805ea9SCédric Le Goater error_propagate(errp, local_err); 860a17e0c3SDavid Gibson return -1; 87ae805ea9SCédric Le Goater } 88ae805ea9SCédric Le Goater 89ae805ea9SCédric Le Goater /* 90ae805ea9SCédric Le Goater * We failed to initialize the KVM device, fallback to 91ae805ea9SCédric Le Goater * emulated mode 92ae805ea9SCédric Le Goater */ 930a17e0c3SDavid Gibson error_prepend(&local_err, 940a17e0c3SDavid Gibson "kernel_irqchip allowed but unavailable: "); 950a17e0c3SDavid Gibson error_append_hint(&local_err, 960a17e0c3SDavid Gibson "Falling back to kernel-irqchip=off\n"); 97ae805ea9SCédric Le Goater warn_report_err(local_err); 98ae805ea9SCédric Le Goater } 99ae805ea9SCédric Le Goater } 100ef01ed9dSCédric Le Goater 1010a17e0c3SDavid Gibson return 0; 1020a17e0c3SDavid Gibson } 1030a17e0c3SDavid Gibson 104ef01ed9dSCédric Le Goater /* 105ef01ed9dSCédric Le Goater * XICS IRQ backend. 106ef01ed9dSCédric Le Goater */ 107ef01ed9dSCédric Le Goater 108ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics = { 109ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 110ca62823bSDavid Gibson .xics = true, 111ca62823bSDavid Gibson .xive = false, 112ef01ed9dSCédric Le Goater }; 113ef01ed9dSCédric Le Goater 114ef01ed9dSCédric Le Goater /* 115dcc345b6SCédric Le Goater * XIVE IRQ backend. 116dcc345b6SCédric Le Goater */ 117dcc345b6SCédric Le Goater 118ce2918cbSDavid Gibson SpaprIrq spapr_irq_xive = { 119ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 120ca62823bSDavid Gibson .xics = false, 121ca62823bSDavid Gibson .xive = true, 122dcc345b6SCédric Le Goater }; 123dcc345b6SCédric Le Goater 124dcc345b6SCédric Le Goater /* 12513db0cd9SCédric Le Goater * Dual XIVE and XICS IRQ backend. 12613db0cd9SCédric Le Goater * 12713db0cd9SCédric Le Goater * Both interrupt mode, XIVE and XICS, objects are created but the 12813db0cd9SCédric Le Goater * machine starts in legacy interrupt mode (XICS). It can be changed 12913db0cd9SCédric Le Goater * by the CAS negotiation process and, in that case, the new mode is 13013db0cd9SCédric Le Goater * activated after an extra machine reset. 13113db0cd9SCédric Le Goater */ 13213db0cd9SCédric Le Goater 13313db0cd9SCédric Le Goater /* 13413db0cd9SCédric Le Goater * Define values in sync with the XIVE and XICS backend 13513db0cd9SCédric Le Goater */ 136ce2918cbSDavid Gibson SpaprIrq spapr_irq_dual = { 137ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 138ca62823bSDavid Gibson .xics = true, 139ca62823bSDavid Gibson .xive = true, 14013db0cd9SCédric Le Goater }; 14113db0cd9SCédric Le Goater 142273fef83SCédric Le Goater 1430a3fd3dfSDavid Gibson static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 144273fef83SCédric Le Goater { 145273fef83SCédric Le Goater MachineState *machine = MACHINE(spapr); 146273fef83SCédric Le Goater 147273fef83SCédric Le Goater /* 148273fef83SCédric Le Goater * Sanity checks on non-P9 machines. On these, XIVE is not 149273fef83SCédric Le Goater * advertised, see spapr_dt_ov5_platform_support() 150273fef83SCédric Le Goater */ 151273fef83SCédric Le Goater if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 152273fef83SCédric Le Goater 0, spapr->max_compat_pvr)) { 153273fef83SCédric Le Goater /* 154273fef83SCédric Le Goater * If the 'dual' interrupt mode is selected, force XICS as CAS 155273fef83SCédric Le Goater * negotiation is useless. 156273fef83SCédric Le Goater */ 157273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_dual) { 158273fef83SCédric Le Goater spapr->irq = &spapr_irq_xics; 1590a3fd3dfSDavid Gibson return 0; 160273fef83SCédric Le Goater } 161273fef83SCédric Le Goater 162273fef83SCédric Le Goater /* 163273fef83SCédric Le Goater * Non-P9 machines using only XIVE is a bogus setup. We have two 164273fef83SCédric Le Goater * scenarios to take into account because of the compat mode: 165273fef83SCédric Le Goater * 166273fef83SCédric Le Goater * 1. POWER7/8 machines should fail to init later on when creating 167273fef83SCédric Le Goater * the XIVE interrupt presenters because a POWER9 exception 168273fef83SCédric Le Goater * model is required. 169273fef83SCédric Le Goater 170273fef83SCédric Le Goater * 2. POWER9 machines using the POWER8 compat mode won't fail and 171273fef83SCédric Le Goater * will let the OS boot with a partial XIVE setup : DT 172273fef83SCédric Le Goater * properties but no hcalls. 173273fef83SCédric Le Goater * 174273fef83SCédric Le Goater * To cover both and not confuse the OS, add an early failure in 175273fef83SCédric Le Goater * QEMU. 176273fef83SCédric Le Goater */ 177273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_xive) { 178273fef83SCédric Le Goater error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 1790a3fd3dfSDavid Gibson return -1; 180273fef83SCédric Le Goater } 181273fef83SCédric Le Goater } 1827abc0c6dSGreg Kurz 1837abc0c6dSGreg Kurz /* 1847abc0c6dSGreg Kurz * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 1857abc0c6dSGreg Kurz * re-created. Detect that early to avoid QEMU to exit later when the 1867abc0c6dSGreg Kurz * guest reboots. 1877abc0c6dSGreg Kurz */ 1887abc0c6dSGreg Kurz if (kvm_enabled() && 1897abc0c6dSGreg Kurz spapr->irq == &spapr_irq_dual && 1907abc0c6dSGreg Kurz machine_kernel_irqchip_required(machine) && 1917abc0c6dSGreg Kurz xics_kvm_has_broken_disconnect(spapr)) { 1927abc0c6dSGreg Kurz error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on"); 1930a3fd3dfSDavid Gibson return -1; 1947abc0c6dSGreg Kurz } 1950a3fd3dfSDavid Gibson 1960a3fd3dfSDavid Gibson return 0; 197273fef83SCédric Le Goater } 198273fef83SCédric Le Goater 19913db0cd9SCédric Le Goater /* 200ef01ed9dSCédric Le Goater * sPAPR IRQ frontend routines for devices 201ef01ed9dSCédric Le Goater */ 202ebd6be08SDavid Gibson #define ALL_INTCS(spapr_) \ 203ebd6be08SDavid Gibson { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 204ebd6be08SDavid Gibson 205ebd6be08SDavid Gibson int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 206ebd6be08SDavid Gibson PowerPCCPU *cpu, Error **errp) 207ebd6be08SDavid Gibson { 208ebd6be08SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 209ebd6be08SDavid Gibson int i; 210ebd6be08SDavid Gibson int rc; 211ebd6be08SDavid Gibson 212ebd6be08SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 213ebd6be08SDavid Gibson SpaprInterruptController *intc = intcs[i]; 214ebd6be08SDavid Gibson if (intc) { 215ebd6be08SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 216ebd6be08SDavid Gibson rc = sicc->cpu_intc_create(intc, cpu, errp); 217ebd6be08SDavid Gibson if (rc < 0) { 218ebd6be08SDavid Gibson return rc; 219ebd6be08SDavid Gibson } 220ebd6be08SDavid Gibson } 221ebd6be08SDavid Gibson } 222ebd6be08SDavid Gibson 223ebd6be08SDavid Gibson return 0; 224ebd6be08SDavid Gibson } 225ebd6be08SDavid Gibson 2267bcdbccaSDavid Gibson static void spapr_set_irq(void *opaque, int irq, int level) 2277bcdbccaSDavid Gibson { 2287bcdbccaSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(opaque); 2297bcdbccaSDavid Gibson SpaprInterruptControllerClass *sicc 2307bcdbccaSDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 2317bcdbccaSDavid Gibson 2327bcdbccaSDavid Gibson sicc->set_irq(spapr->active_intc, irq, level); 2337bcdbccaSDavid Gibson } 2347bcdbccaSDavid Gibson 235328d8eb2SDavid Gibson void spapr_irq_print_info(SpaprMachineState *spapr, Monitor *mon) 236328d8eb2SDavid Gibson { 237328d8eb2SDavid Gibson SpaprInterruptControllerClass *sicc 238328d8eb2SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 239328d8eb2SDavid Gibson 240328d8eb2SDavid Gibson sicc->print_info(spapr->active_intc, mon); 241328d8eb2SDavid Gibson } 242328d8eb2SDavid Gibson 24305289273SDavid Gibson void spapr_irq_dt(SpaprMachineState *spapr, uint32_t nr_servers, 24405289273SDavid Gibson void *fdt, uint32_t phandle) 24505289273SDavid Gibson { 24605289273SDavid Gibson SpaprInterruptControllerClass *sicc 24705289273SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 24805289273SDavid Gibson 24905289273SDavid Gibson sicc->dt(spapr->active_intc, nr_servers, fdt, phandle); 25005289273SDavid Gibson } 25105289273SDavid Gibson 252*8cbe71ecSDavid Gibson uint32_t spapr_irq_nr_msis(SpaprMachineState *spapr) 253*8cbe71ecSDavid Gibson { 254*8cbe71ecSDavid Gibson if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 255*8cbe71ecSDavid Gibson return spapr->irq->nr_xirqs; 256*8cbe71ecSDavid Gibson } else { 257*8cbe71ecSDavid Gibson return SPAPR_XIRQ_BASE + spapr->irq->nr_xirqs - SPAPR_IRQ_MSI; 258*8cbe71ecSDavid Gibson } 259*8cbe71ecSDavid Gibson } 260*8cbe71ecSDavid Gibson 261ce2918cbSDavid Gibson void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 262fab397d8SCédric Le Goater { 2631a511340SGreg Kurz MachineState *machine = MACHINE(spapr); 2641a511340SGreg Kurz 2651a511340SGreg Kurz if (machine_kernel_irqchip_split(machine)) { 2661a511340SGreg Kurz error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 2671a511340SGreg Kurz return; 2681a511340SGreg Kurz } 2691a511340SGreg Kurz 2701a511340SGreg Kurz if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) { 2711a511340SGreg Kurz error_setg(errp, 2721a511340SGreg Kurz "kernel_irqchip requested but only available with KVM"); 2731a511340SGreg Kurz return; 2741a511340SGreg Kurz } 2751a511340SGreg Kurz 2760a3fd3dfSDavid Gibson if (spapr_irq_check(spapr, errp) < 0) { 277273fef83SCédric Le Goater return; 278273fef83SCédric Le Goater } 279273fef83SCédric Le Goater 280fab397d8SCédric Le Goater /* Initialize the MSI IRQ allocator. */ 281*8cbe71ecSDavid Gibson spapr_irq_msi_init(spapr); 282fab397d8SCédric Le Goater 283f478d9afSDavid Gibson if (spapr->irq->xics) { 284f478d9afSDavid Gibson Error *local_err = NULL; 285f478d9afSDavid Gibson Object *obj; 286f478d9afSDavid Gibson 287f478d9afSDavid Gibson obj = object_new(TYPE_ICS_SPAPR); 288f478d9afSDavid Gibson object_property_add_child(OBJECT(spapr), "ics", obj, &local_err); 289f478d9afSDavid Gibson if (local_err) { 290f478d9afSDavid Gibson error_propagate(errp, local_err); 291f478d9afSDavid Gibson return; 292f478d9afSDavid Gibson } 293f478d9afSDavid Gibson 294f478d9afSDavid Gibson object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr), 295f478d9afSDavid Gibson &local_err); 296f478d9afSDavid Gibson if (local_err) { 297f478d9afSDavid Gibson error_propagate(errp, local_err); 298f478d9afSDavid Gibson return; 299f478d9afSDavid Gibson } 300f478d9afSDavid Gibson 301f478d9afSDavid Gibson object_property_set_int(obj, spapr->irq->nr_xirqs, "nr-irqs", 302f478d9afSDavid Gibson &local_err); 303f478d9afSDavid Gibson if (local_err) { 304f478d9afSDavid Gibson error_propagate(errp, local_err); 305f478d9afSDavid Gibson return; 306f478d9afSDavid Gibson } 307f478d9afSDavid Gibson 308f478d9afSDavid Gibson object_property_set_bool(obj, true, "realized", &local_err); 309f478d9afSDavid Gibson if (local_err) { 310f478d9afSDavid Gibson error_propagate(errp, local_err); 311f478d9afSDavid Gibson return; 312f478d9afSDavid Gibson } 313f478d9afSDavid Gibson 314f478d9afSDavid Gibson spapr->ics = ICS_SPAPR(obj); 315f478d9afSDavid Gibson } 316f478d9afSDavid Gibson 317f478d9afSDavid Gibson if (spapr->irq->xive) { 318f478d9afSDavid Gibson uint32_t nr_servers = spapr_max_server_number(spapr); 319f478d9afSDavid Gibson DeviceState *dev; 320f478d9afSDavid Gibson int i; 321f478d9afSDavid Gibson 322f478d9afSDavid Gibson dev = qdev_create(NULL, TYPE_SPAPR_XIVE); 323f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-irqs", 324f478d9afSDavid Gibson spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 325f478d9afSDavid Gibson /* 326f478d9afSDavid Gibson * 8 XIVE END structures per CPU. One for each available 327f478d9afSDavid Gibson * priority 328f478d9afSDavid Gibson */ 329f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 330f478d9afSDavid Gibson qdev_init_nofail(dev); 331f478d9afSDavid Gibson 332f478d9afSDavid Gibson spapr->xive = SPAPR_XIVE(dev); 333f478d9afSDavid Gibson 334f478d9afSDavid Gibson /* Enable the CPU IPIs */ 335f478d9afSDavid Gibson for (i = 0; i < nr_servers; ++i) { 3360b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 3370b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->xive); 3380b0e52b1SDavid Gibson 3390b0e52b1SDavid Gibson if (sicc->claim_irq(SPAPR_INTC(spapr->xive), SPAPR_IRQ_IPI + i, 340f478d9afSDavid Gibson false, errp) < 0) { 341f478d9afSDavid Gibson return; 342f478d9afSDavid Gibson } 343f478d9afSDavid Gibson } 344f478d9afSDavid Gibson 345f478d9afSDavid Gibson spapr_xive_hcall_init(spapr); 346f478d9afSDavid Gibson } 347872ff3deSCédric Le Goater 3487bcdbccaSDavid Gibson spapr->qirqs = qemu_allocate_irqs(spapr_set_irq, spapr, 349ad8de986SDavid Gibson spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 350fab397d8SCédric Le Goater } 351ef01ed9dSCédric Le Goater 352ce2918cbSDavid Gibson int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 353ef01ed9dSCédric Le Goater { 3540b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3550b0e52b1SDavid Gibson int i; 3560b0e52b1SDavid Gibson int rc; 3570b0e52b1SDavid Gibson 358580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 359580dde5eSDavid Gibson assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 360580dde5eSDavid Gibson 3610b0e52b1SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 3620b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[i]; 3630b0e52b1SDavid Gibson if (intc) { 3640b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 3650b0e52b1SDavid Gibson rc = sicc->claim_irq(intc, irq, lsi, errp); 3660b0e52b1SDavid Gibson if (rc < 0) { 3670b0e52b1SDavid Gibson return rc; 3680b0e52b1SDavid Gibson } 3690b0e52b1SDavid Gibson } 3700b0e52b1SDavid Gibson } 3710b0e52b1SDavid Gibson 3720b0e52b1SDavid Gibson return 0; 373ef01ed9dSCédric Le Goater } 374ef01ed9dSCédric Le Goater 375ce2918cbSDavid Gibson void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 376ef01ed9dSCédric Le Goater { 3770b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3780b0e52b1SDavid Gibson int i, j; 379f233cee9SDavid Gibson 380580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 381580dde5eSDavid Gibson assert((irq + num) <= (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 382580dde5eSDavid Gibson 383f233cee9SDavid Gibson for (i = irq; i < (irq + num); i++) { 3840b0e52b1SDavid Gibson for (j = 0; j < ARRAY_SIZE(intcs); j++) { 3850b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[j]; 3860b0e52b1SDavid Gibson 3870b0e52b1SDavid Gibson if (intc) { 3880b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 3890b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(intc); 3900b0e52b1SDavid Gibson sicc->free_irq(intc, i); 3910b0e52b1SDavid Gibson } 3920b0e52b1SDavid Gibson } 393f233cee9SDavid Gibson } 394ef01ed9dSCédric Le Goater } 395ef01ed9dSCédric Le Goater 396ce2918cbSDavid Gibson qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 397ef01ed9dSCédric Le Goater { 398af186151SDavid Gibson /* 399af186151SDavid Gibson * This interface is basically for VIO and PHB devices to find the 400af186151SDavid Gibson * right qemu_irq to manipulate, so we only allow access to the 401af186151SDavid Gibson * external irqs for now. Currently anything which needs to 402af186151SDavid Gibson * access the IPIs most naturally gets there via the guest side 403af186151SDavid Gibson * interfaces, we can change this if we need to in future. 404af186151SDavid Gibson */ 405af186151SDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 406af186151SDavid Gibson assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 407af186151SDavid Gibson 408af186151SDavid Gibson if (spapr->ics) { 409af186151SDavid Gibson assert(ics_valid_irq(spapr->ics, irq)); 410af186151SDavid Gibson } 411af186151SDavid Gibson if (spapr->xive) { 412af186151SDavid Gibson assert(irq < spapr->xive->nr_irqs); 413af186151SDavid Gibson assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 414af186151SDavid Gibson } 415af186151SDavid Gibson 416af186151SDavid Gibson return spapr->qirqs[irq]; 417ef01ed9dSCédric Le Goater } 418ef01ed9dSCédric Le Goater 419ce2918cbSDavid Gibson int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 4201c53b06cSCédric Le Goater { 421605994e5SDavid Gibson SpaprInterruptControllerClass *sicc; 422605994e5SDavid Gibson 42381106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 424605994e5SDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 425605994e5SDavid Gibson return sicc->post_load(spapr->active_intc, version_id); 4261c53b06cSCédric Le Goater } 4271c53b06cSCédric Le Goater 428ce2918cbSDavid Gibson void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 429b2e22477SCédric Le Goater { 430e1588bcdSGreg Kurz assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 431e1588bcdSGreg Kurz 43281106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 433b2e22477SCédric Le Goater } 434b2e22477SCédric Le Goater 435ce2918cbSDavid Gibson int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 436ad62bff6SGreg Kurz { 43714789694SDavid Gibson const char *nodename = "interrupt-controller"; 438ad62bff6SGreg Kurz int offset, phandle; 439ad62bff6SGreg Kurz 440ad62bff6SGreg Kurz offset = fdt_subnode_offset(fdt, 0, nodename); 441ad62bff6SGreg Kurz if (offset < 0) { 44214789694SDavid Gibson error_setg(errp, "Can't find node \"%s\": %s", 44314789694SDavid Gibson nodename, fdt_strerror(offset)); 444ad62bff6SGreg Kurz return -1; 445ad62bff6SGreg Kurz } 446ad62bff6SGreg Kurz 447ad62bff6SGreg Kurz phandle = fdt_get_phandle(fdt, offset); 448ad62bff6SGreg Kurz if (!phandle) { 449ad62bff6SGreg Kurz error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 450ad62bff6SGreg Kurz return -1; 451ad62bff6SGreg Kurz } 452ad62bff6SGreg Kurz 453ad62bff6SGreg Kurz return phandle; 454ad62bff6SGreg Kurz } 455ad62bff6SGreg Kurz 45681106dddSDavid Gibson static void set_active_intc(SpaprMachineState *spapr, 45781106dddSDavid Gibson SpaprInterruptController *new_intc) 45881106dddSDavid Gibson { 45981106dddSDavid Gibson SpaprInterruptControllerClass *sicc; 46081106dddSDavid Gibson 46181106dddSDavid Gibson assert(new_intc); 46281106dddSDavid Gibson 46381106dddSDavid Gibson if (new_intc == spapr->active_intc) { 46481106dddSDavid Gibson /* Nothing to do */ 46581106dddSDavid Gibson return; 46681106dddSDavid Gibson } 46781106dddSDavid Gibson 46881106dddSDavid Gibson if (spapr->active_intc) { 46981106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 47081106dddSDavid Gibson if (sicc->deactivate) { 47181106dddSDavid Gibson sicc->deactivate(spapr->active_intc); 47281106dddSDavid Gibson } 47381106dddSDavid Gibson } 47481106dddSDavid Gibson 47581106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(new_intc); 47681106dddSDavid Gibson if (sicc->activate) { 47781106dddSDavid Gibson sicc->activate(new_intc, &error_fatal); 47881106dddSDavid Gibson } 47981106dddSDavid Gibson 48081106dddSDavid Gibson spapr->active_intc = new_intc; 48181106dddSDavid Gibson } 48281106dddSDavid Gibson 48381106dddSDavid Gibson void spapr_irq_update_active_intc(SpaprMachineState *spapr) 48481106dddSDavid Gibson { 48581106dddSDavid Gibson SpaprInterruptController *new_intc; 48681106dddSDavid Gibson 48781106dddSDavid Gibson if (!spapr->ics) { 48881106dddSDavid Gibson /* 48981106dddSDavid Gibson * XXX before we run CAS, ov5_cas is initialized empty, which 49081106dddSDavid Gibson * indicates XICS, even if we have ic-mode=xive. TODO: clean 49181106dddSDavid Gibson * up the CAS path so that we have a clearer way of handling 49281106dddSDavid Gibson * this. 49381106dddSDavid Gibson */ 49481106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 49581106dddSDavid Gibson } else if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 49681106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 49781106dddSDavid Gibson } else { 49881106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->ics); 49981106dddSDavid Gibson } 50081106dddSDavid Gibson 50181106dddSDavid Gibson set_active_intc(spapr, new_intc); 50281106dddSDavid Gibson } 50381106dddSDavid Gibson 504ef01ed9dSCédric Le Goater /* 505ef01ed9dSCédric Le Goater * XICS legacy routines - to deprecate one day 506ef01ed9dSCédric Le Goater */ 507ef01ed9dSCédric Le Goater 508ef01ed9dSCédric Le Goater static int ics_find_free_block(ICSState *ics, int num, int alignnum) 509ef01ed9dSCédric Le Goater { 510ef01ed9dSCédric Le Goater int first, i; 511ef01ed9dSCédric Le Goater 512ef01ed9dSCédric Le Goater for (first = 0; first < ics->nr_irqs; first += alignnum) { 513ef01ed9dSCédric Le Goater if (num > (ics->nr_irqs - first)) { 514ef01ed9dSCédric Le Goater return -1; 515ef01ed9dSCédric Le Goater } 516ef01ed9dSCédric Le Goater for (i = first; i < first + num; ++i) { 5174a99d405SCédric Le Goater if (!ics_irq_free(ics, i)) { 518ef01ed9dSCédric Le Goater break; 519ef01ed9dSCédric Le Goater } 520ef01ed9dSCédric Le Goater } 521ef01ed9dSCédric Le Goater if (i == (first + num)) { 522ef01ed9dSCédric Le Goater return first; 523ef01ed9dSCédric Le Goater } 524ef01ed9dSCédric Le Goater } 525ef01ed9dSCédric Le Goater 526ef01ed9dSCédric Le Goater return -1; 527ef01ed9dSCédric Le Goater } 528ef01ed9dSCédric Le Goater 529ce2918cbSDavid Gibson int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 530ef01ed9dSCédric Le Goater { 531ef01ed9dSCédric Le Goater ICSState *ics = spapr->ics; 532ef01ed9dSCédric Le Goater int first = -1; 533ef01ed9dSCédric Le Goater 534ef01ed9dSCédric Le Goater assert(ics); 535ef01ed9dSCédric Le Goater 536ef01ed9dSCédric Le Goater /* 537ef01ed9dSCédric Le Goater * MSIMesage::data is used for storing VIRQ so 538ef01ed9dSCédric Le Goater * it has to be aligned to num to support multiple 539ef01ed9dSCédric Le Goater * MSI vectors. MSI-X is not affected by this. 540ef01ed9dSCédric Le Goater * The hint is used for the first IRQ, the rest should 541ef01ed9dSCédric Le Goater * be allocated continuously. 542ef01ed9dSCédric Le Goater */ 543ef01ed9dSCédric Le Goater if (align) { 544ef01ed9dSCédric Le Goater assert((num == 1) || (num == 2) || (num == 4) || 545ef01ed9dSCédric Le Goater (num == 8) || (num == 16) || (num == 32)); 546ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, num); 547ef01ed9dSCédric Le Goater } else { 548ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, 1); 549ef01ed9dSCédric Le Goater } 550ef01ed9dSCédric Le Goater 551ef01ed9dSCédric Le Goater if (first < 0) { 552ef01ed9dSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 553ef01ed9dSCédric Le Goater return -1; 554ef01ed9dSCédric Le Goater } 555ef01ed9dSCédric Le Goater 556ef01ed9dSCédric Le Goater return first + ics->offset; 557ef01ed9dSCédric Le Goater } 558ae837402SCédric Le Goater 559ad8de986SDavid Gibson #define SPAPR_IRQ_XICS_LEGACY_NR_XIRQS 0x400 560ae837402SCédric Le Goater 561ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics_legacy = { 562ad8de986SDavid Gibson .nr_xirqs = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 563ca62823bSDavid Gibson .xics = true, 564ca62823bSDavid Gibson .xive = false, 565ae837402SCédric Le Goater }; 566150e25f8SDavid Gibson 567150e25f8SDavid Gibson static void spapr_irq_register_types(void) 568150e25f8SDavid Gibson { 569150e25f8SDavid Gibson type_register_static(&spapr_intc_info); 570150e25f8SDavid Gibson } 571150e25f8SDavid Gibson 572150e25f8SDavid Gibson type_init(spapr_irq_register_types) 573