182cffa2eSCédric Le Goater /* 282cffa2eSCédric Le Goater * QEMU PowerPC sPAPR IRQ interface 382cffa2eSCédric Le Goater * 482cffa2eSCédric Le Goater * Copyright (c) 2018, IBM Corporation. 582cffa2eSCédric Le Goater * 682cffa2eSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 782cffa2eSCédric Le Goater * COPYING file in the top-level directory. 882cffa2eSCédric Le Goater */ 982cffa2eSCédric Le Goater 1082cffa2eSCédric Le Goater #include "qemu/osdep.h" 1182cffa2eSCédric Le Goater #include "qemu/log.h" 1282cffa2eSCédric Le Goater #include "qemu/error-report.h" 1382cffa2eSCédric Le Goater #include "qapi/error.h" 1464552b6bSMarkus Armbruster #include "hw/irq.h" 1582cffa2eSCédric Le Goater #include "hw/ppc/spapr.h" 16a28b9a5aSCédric Le Goater #include "hw/ppc/spapr_cpu_core.h" 17dcc345b6SCédric Le Goater #include "hw/ppc/spapr_xive.h" 1882cffa2eSCédric Le Goater #include "hw/ppc/xics.h" 19a51d5afcSThomas Huth #include "hw/ppc/xics_spapr.h" 20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 21273fef83SCédric Le Goater #include "cpu-models.h" 22ef01ed9dSCédric Le Goater #include "sysemu/kvm.h" 23ef01ed9dSCédric Le Goater 24ef01ed9dSCédric Le Goater #include "trace.h" 2582cffa2eSCédric Le Goater 26150e25f8SDavid Gibson static const TypeInfo spapr_intc_info = { 27150e25f8SDavid Gibson .name = TYPE_SPAPR_INTC, 28150e25f8SDavid Gibson .parent = TYPE_INTERFACE, 29150e25f8SDavid Gibson .class_size = sizeof(SpaprInterruptControllerClass), 30150e25f8SDavid Gibson }; 31150e25f8SDavid Gibson 32ce2918cbSDavid Gibson void spapr_irq_msi_init(SpaprMachineState *spapr, uint32_t nr_msis) 3382cffa2eSCédric Le Goater { 3482cffa2eSCédric Le Goater spapr->irq_map_nr = nr_msis; 3582cffa2eSCédric Le Goater spapr->irq_map = bitmap_new(spapr->irq_map_nr); 3682cffa2eSCédric Le Goater } 3782cffa2eSCédric Le Goater 38ce2918cbSDavid Gibson int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 3982cffa2eSCédric Le Goater Error **errp) 4082cffa2eSCédric Le Goater { 4182cffa2eSCédric Le Goater int irq; 4282cffa2eSCédric Le Goater 4382cffa2eSCédric Le Goater /* 4482cffa2eSCédric Le Goater * The 'align_mask' parameter of bitmap_find_next_zero_area() 4582cffa2eSCédric Le Goater * should be one less than a power of 2; 0 means no 4682cffa2eSCédric Le Goater * alignment. Adapt the 'align' value of the former allocator 4782cffa2eSCédric Le Goater * to fit the requirements of bitmap_find_next_zero_area() 4882cffa2eSCédric Le Goater */ 4982cffa2eSCédric Le Goater align -= 1; 5082cffa2eSCédric Le Goater 5182cffa2eSCédric Le Goater irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 5282cffa2eSCédric Le Goater align); 5382cffa2eSCédric Le Goater if (irq == spapr->irq_map_nr) { 5482cffa2eSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 5582cffa2eSCédric Le Goater return -1; 5682cffa2eSCédric Le Goater } 5782cffa2eSCédric Le Goater 5882cffa2eSCédric Le Goater bitmap_set(spapr->irq_map, irq, num); 5982cffa2eSCédric Le Goater 6082cffa2eSCédric Le Goater return irq + SPAPR_IRQ_MSI; 6182cffa2eSCédric Le Goater } 6282cffa2eSCédric Le Goater 63ce2918cbSDavid Gibson void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 6482cffa2eSCédric Le Goater { 6582cffa2eSCédric Le Goater bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 6682cffa2eSCédric Le Goater } 6782cffa2eSCédric Le Goater 68*567192d4SDavid Gibson int spapr_irq_init_kvm(int (*fn)(SpaprInterruptController *, Error **), 690a17e0c3SDavid Gibson SpaprInterruptController *intc, 700a17e0c3SDavid Gibson Error **errp) 71ae805ea9SCédric Le Goater { 720a17e0c3SDavid Gibson MachineState *machine = MACHINE(qdev_get_machine()); 73ae805ea9SCédric Le Goater Error *local_err = NULL; 74ae805ea9SCédric Le Goater 75ae805ea9SCédric Le Goater if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) { 760a17e0c3SDavid Gibson if (fn(intc, &local_err) < 0) { 770a17e0c3SDavid Gibson if (machine_kernel_irqchip_required(machine)) { 78ae805ea9SCédric Le Goater error_prepend(&local_err, 79ae805ea9SCédric Le Goater "kernel_irqchip requested but unavailable: "); 80ae805ea9SCédric Le Goater error_propagate(errp, local_err); 810a17e0c3SDavid Gibson return -1; 82ae805ea9SCédric Le Goater } 83ae805ea9SCédric Le Goater 84ae805ea9SCédric Le Goater /* 85ae805ea9SCédric Le Goater * We failed to initialize the KVM device, fallback to 86ae805ea9SCédric Le Goater * emulated mode 87ae805ea9SCédric Le Goater */ 880a17e0c3SDavid Gibson error_prepend(&local_err, 890a17e0c3SDavid Gibson "kernel_irqchip allowed but unavailable: "); 900a17e0c3SDavid Gibson error_append_hint(&local_err, 910a17e0c3SDavid Gibson "Falling back to kernel-irqchip=off\n"); 92ae805ea9SCédric Le Goater warn_report_err(local_err); 93ae805ea9SCédric Le Goater } 94ae805ea9SCédric Le Goater } 95ef01ed9dSCédric Le Goater 960a17e0c3SDavid Gibson return 0; 970a17e0c3SDavid Gibson } 980a17e0c3SDavid Gibson 99ef01ed9dSCédric Le Goater /* 100ef01ed9dSCédric Le Goater * XICS IRQ backend. 101ef01ed9dSCédric Le Goater */ 102ef01ed9dSCédric Le Goater 103ce2918cbSDavid Gibson static int spapr_irq_post_load_xics(SpaprMachineState *spapr, int version_id) 1041c53b06cSCédric Le Goater { 1053272752aSGreg Kurz if (!kvm_irqchip_in_kernel()) { 1061c53b06cSCédric Le Goater CPUState *cs; 1071c53b06cSCédric Le Goater CPU_FOREACH(cs) { 1081c53b06cSCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 109a28b9a5aSCédric Le Goater icp_resend(spapr_cpu_state(cpu)->icp); 1101c53b06cSCédric Le Goater } 1111c53b06cSCédric Le Goater } 1121c53b06cSCédric Le Goater return 0; 1131c53b06cSCédric Le Goater } 1141c53b06cSCédric Le Goater 115ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics = { 116ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 117ad8de986SDavid Gibson .nr_msis = SPAPR_NR_MSIS, 118ca62823bSDavid Gibson .xics = true, 119ca62823bSDavid Gibson .xive = false, 120ef01ed9dSCédric Le Goater 1211c53b06cSCédric Le Goater .post_load = spapr_irq_post_load_xics, 122ef01ed9dSCédric Le Goater }; 123ef01ed9dSCédric Le Goater 124ef01ed9dSCédric Le Goater /* 125dcc345b6SCédric Le Goater * XIVE IRQ backend. 126dcc345b6SCédric Le Goater */ 127dcc345b6SCédric Le Goater 128ce2918cbSDavid Gibson static int spapr_irq_post_load_xive(SpaprMachineState *spapr, int version_id) 1291c53b06cSCédric Le Goater { 130277dd3d7SCédric Le Goater return spapr_xive_post_load(spapr->xive, version_id); 1311c53b06cSCédric Le Goater } 1321c53b06cSCédric Le Goater 133ce2918cbSDavid Gibson SpaprIrq spapr_irq_xive = { 134ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 135ad8de986SDavid Gibson .nr_msis = SPAPR_NR_MSIS, 136ca62823bSDavid Gibson .xics = false, 137ca62823bSDavid Gibson .xive = true, 138dcc345b6SCédric Le Goater 1391c53b06cSCédric Le Goater .post_load = spapr_irq_post_load_xive, 140dcc345b6SCédric Le Goater }; 141dcc345b6SCédric Le Goater 142dcc345b6SCédric Le Goater /* 14313db0cd9SCédric Le Goater * Dual XIVE and XICS IRQ backend. 14413db0cd9SCédric Le Goater * 14513db0cd9SCédric Le Goater * Both interrupt mode, XIVE and XICS, objects are created but the 14613db0cd9SCédric Le Goater * machine starts in legacy interrupt mode (XICS). It can be changed 14713db0cd9SCédric Le Goater * by the CAS negotiation process and, in that case, the new mode is 14813db0cd9SCédric Le Goater * activated after an extra machine reset. 14913db0cd9SCédric Le Goater */ 15013db0cd9SCédric Le Goater 15113db0cd9SCédric Le Goater /* 15213db0cd9SCédric Le Goater * Returns the sPAPR IRQ backend negotiated by CAS. XICS is the 15313db0cd9SCédric Le Goater * default. 15413db0cd9SCédric Le Goater */ 155ce2918cbSDavid Gibson static SpaprIrq *spapr_irq_current(SpaprMachineState *spapr) 15613db0cd9SCédric Le Goater { 15713db0cd9SCédric Le Goater return spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ? 15813db0cd9SCédric Le Goater &spapr_irq_xive : &spapr_irq_xics; 15913db0cd9SCédric Le Goater } 16013db0cd9SCédric Le Goater 161ce2918cbSDavid Gibson static int spapr_irq_post_load_dual(SpaprMachineState *spapr, int version_id) 16213db0cd9SCédric Le Goater { 16313db0cd9SCédric Le Goater return spapr_irq_current(spapr)->post_load(spapr, version_id); 16413db0cd9SCédric Le Goater } 16513db0cd9SCédric Le Goater 16613db0cd9SCédric Le Goater /* 16713db0cd9SCédric Le Goater * Define values in sync with the XIVE and XICS backend 16813db0cd9SCédric Le Goater */ 169ce2918cbSDavid Gibson SpaprIrq spapr_irq_dual = { 170ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 171ad8de986SDavid Gibson .nr_msis = SPAPR_NR_MSIS, 172ca62823bSDavid Gibson .xics = true, 173ca62823bSDavid Gibson .xive = true, 17413db0cd9SCédric Le Goater 17513db0cd9SCédric Le Goater .post_load = spapr_irq_post_load_dual, 17613db0cd9SCédric Le Goater }; 17713db0cd9SCédric Le Goater 178273fef83SCédric Le Goater 1790a3fd3dfSDavid Gibson static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 180273fef83SCédric Le Goater { 181273fef83SCédric Le Goater MachineState *machine = MACHINE(spapr); 182273fef83SCédric Le Goater 183273fef83SCédric Le Goater /* 184273fef83SCédric Le Goater * Sanity checks on non-P9 machines. On these, XIVE is not 185273fef83SCédric Le Goater * advertised, see spapr_dt_ov5_platform_support() 186273fef83SCédric Le Goater */ 187273fef83SCédric Le Goater if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 188273fef83SCédric Le Goater 0, spapr->max_compat_pvr)) { 189273fef83SCédric Le Goater /* 190273fef83SCédric Le Goater * If the 'dual' interrupt mode is selected, force XICS as CAS 191273fef83SCédric Le Goater * negotiation is useless. 192273fef83SCédric Le Goater */ 193273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_dual) { 194273fef83SCédric Le Goater spapr->irq = &spapr_irq_xics; 1950a3fd3dfSDavid Gibson return 0; 196273fef83SCédric Le Goater } 197273fef83SCédric Le Goater 198273fef83SCédric Le Goater /* 199273fef83SCédric Le Goater * Non-P9 machines using only XIVE is a bogus setup. We have two 200273fef83SCédric Le Goater * scenarios to take into account because of the compat mode: 201273fef83SCédric Le Goater * 202273fef83SCédric Le Goater * 1. POWER7/8 machines should fail to init later on when creating 203273fef83SCédric Le Goater * the XIVE interrupt presenters because a POWER9 exception 204273fef83SCédric Le Goater * model is required. 205273fef83SCédric Le Goater 206273fef83SCédric Le Goater * 2. POWER9 machines using the POWER8 compat mode won't fail and 207273fef83SCédric Le Goater * will let the OS boot with a partial XIVE setup : DT 208273fef83SCédric Le Goater * properties but no hcalls. 209273fef83SCédric Le Goater * 210273fef83SCédric Le Goater * To cover both and not confuse the OS, add an early failure in 211273fef83SCédric Le Goater * QEMU. 212273fef83SCédric Le Goater */ 213273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_xive) { 214273fef83SCédric Le Goater error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 2150a3fd3dfSDavid Gibson return -1; 216273fef83SCédric Le Goater } 217273fef83SCédric Le Goater } 2187abc0c6dSGreg Kurz 2197abc0c6dSGreg Kurz /* 2207abc0c6dSGreg Kurz * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 2217abc0c6dSGreg Kurz * re-created. Detect that early to avoid QEMU to exit later when the 2227abc0c6dSGreg Kurz * guest reboots. 2237abc0c6dSGreg Kurz */ 2247abc0c6dSGreg Kurz if (kvm_enabled() && 2257abc0c6dSGreg Kurz spapr->irq == &spapr_irq_dual && 2267abc0c6dSGreg Kurz machine_kernel_irqchip_required(machine) && 2277abc0c6dSGreg Kurz xics_kvm_has_broken_disconnect(spapr)) { 2287abc0c6dSGreg Kurz error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on"); 2290a3fd3dfSDavid Gibson return -1; 2307abc0c6dSGreg Kurz } 2310a3fd3dfSDavid Gibson 2320a3fd3dfSDavid Gibson return 0; 233273fef83SCédric Le Goater } 234273fef83SCédric Le Goater 23513db0cd9SCédric Le Goater /* 236ef01ed9dSCédric Le Goater * sPAPR IRQ frontend routines for devices 237ef01ed9dSCédric Le Goater */ 238ebd6be08SDavid Gibson #define ALL_INTCS(spapr_) \ 239ebd6be08SDavid Gibson { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 240ebd6be08SDavid Gibson 241ebd6be08SDavid Gibson int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 242ebd6be08SDavid Gibson PowerPCCPU *cpu, Error **errp) 243ebd6be08SDavid Gibson { 244ebd6be08SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 245ebd6be08SDavid Gibson int i; 246ebd6be08SDavid Gibson int rc; 247ebd6be08SDavid Gibson 248ebd6be08SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 249ebd6be08SDavid Gibson SpaprInterruptController *intc = intcs[i]; 250ebd6be08SDavid Gibson if (intc) { 251ebd6be08SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 252ebd6be08SDavid Gibson rc = sicc->cpu_intc_create(intc, cpu, errp); 253ebd6be08SDavid Gibson if (rc < 0) { 254ebd6be08SDavid Gibson return rc; 255ebd6be08SDavid Gibson } 256ebd6be08SDavid Gibson } 257ebd6be08SDavid Gibson } 258ebd6be08SDavid Gibson 259ebd6be08SDavid Gibson return 0; 260ebd6be08SDavid Gibson } 261ebd6be08SDavid Gibson 2627bcdbccaSDavid Gibson static void spapr_set_irq(void *opaque, int irq, int level) 2637bcdbccaSDavid Gibson { 2647bcdbccaSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(opaque); 2657bcdbccaSDavid Gibson SpaprInterruptControllerClass *sicc 2667bcdbccaSDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 2677bcdbccaSDavid Gibson 2687bcdbccaSDavid Gibson sicc->set_irq(spapr->active_intc, irq, level); 2697bcdbccaSDavid Gibson } 2707bcdbccaSDavid Gibson 271328d8eb2SDavid Gibson void spapr_irq_print_info(SpaprMachineState *spapr, Monitor *mon) 272328d8eb2SDavid Gibson { 273328d8eb2SDavid Gibson SpaprInterruptControllerClass *sicc 274328d8eb2SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 275328d8eb2SDavid Gibson 276328d8eb2SDavid Gibson sicc->print_info(spapr->active_intc, mon); 277328d8eb2SDavid Gibson } 278328d8eb2SDavid Gibson 27905289273SDavid Gibson void spapr_irq_dt(SpaprMachineState *spapr, uint32_t nr_servers, 28005289273SDavid Gibson void *fdt, uint32_t phandle) 28105289273SDavid Gibson { 28205289273SDavid Gibson SpaprInterruptControllerClass *sicc 28305289273SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 28405289273SDavid Gibson 28505289273SDavid Gibson sicc->dt(spapr->active_intc, nr_servers, fdt, phandle); 28605289273SDavid Gibson } 28705289273SDavid Gibson 288ce2918cbSDavid Gibson void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 289fab397d8SCédric Le Goater { 2901a511340SGreg Kurz MachineState *machine = MACHINE(spapr); 2911a511340SGreg Kurz 2921a511340SGreg Kurz if (machine_kernel_irqchip_split(machine)) { 2931a511340SGreg Kurz error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 2941a511340SGreg Kurz return; 2951a511340SGreg Kurz } 2961a511340SGreg Kurz 2971a511340SGreg Kurz if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) { 2981a511340SGreg Kurz error_setg(errp, 2991a511340SGreg Kurz "kernel_irqchip requested but only available with KVM"); 3001a511340SGreg Kurz return; 3011a511340SGreg Kurz } 3021a511340SGreg Kurz 3030a3fd3dfSDavid Gibson if (spapr_irq_check(spapr, errp) < 0) { 304273fef83SCédric Le Goater return; 305273fef83SCédric Le Goater } 306273fef83SCédric Le Goater 307fab397d8SCédric Le Goater /* Initialize the MSI IRQ allocator. */ 308fab397d8SCédric Le Goater if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 3093ba3d0bcSCédric Le Goater spapr_irq_msi_init(spapr, spapr->irq->nr_msis); 310fab397d8SCédric Le Goater } 311fab397d8SCédric Le Goater 312f478d9afSDavid Gibson if (spapr->irq->xics) { 313f478d9afSDavid Gibson Error *local_err = NULL; 314f478d9afSDavid Gibson Object *obj; 315f478d9afSDavid Gibson 316f478d9afSDavid Gibson obj = object_new(TYPE_ICS_SPAPR); 317f478d9afSDavid Gibson object_property_add_child(OBJECT(spapr), "ics", obj, &local_err); 318f478d9afSDavid Gibson if (local_err) { 319f478d9afSDavid Gibson error_propagate(errp, local_err); 320f478d9afSDavid Gibson return; 321f478d9afSDavid Gibson } 322f478d9afSDavid Gibson 323f478d9afSDavid Gibson object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr), 324f478d9afSDavid Gibson &local_err); 325f478d9afSDavid Gibson if (local_err) { 326f478d9afSDavid Gibson error_propagate(errp, local_err); 327f478d9afSDavid Gibson return; 328f478d9afSDavid Gibson } 329f478d9afSDavid Gibson 330f478d9afSDavid Gibson object_property_set_int(obj, spapr->irq->nr_xirqs, "nr-irqs", 331f478d9afSDavid Gibson &local_err); 332f478d9afSDavid Gibson if (local_err) { 333f478d9afSDavid Gibson error_propagate(errp, local_err); 334f478d9afSDavid Gibson return; 335f478d9afSDavid Gibson } 336f478d9afSDavid Gibson 337f478d9afSDavid Gibson object_property_set_bool(obj, true, "realized", &local_err); 338f478d9afSDavid Gibson if (local_err) { 339f478d9afSDavid Gibson error_propagate(errp, local_err); 340f478d9afSDavid Gibson return; 341f478d9afSDavid Gibson } 342f478d9afSDavid Gibson 343f478d9afSDavid Gibson spapr->ics = ICS_SPAPR(obj); 344f478d9afSDavid Gibson } 345f478d9afSDavid Gibson 346f478d9afSDavid Gibson if (spapr->irq->xive) { 347f478d9afSDavid Gibson uint32_t nr_servers = spapr_max_server_number(spapr); 348f478d9afSDavid Gibson DeviceState *dev; 349f478d9afSDavid Gibson int i; 350f478d9afSDavid Gibson 351f478d9afSDavid Gibson dev = qdev_create(NULL, TYPE_SPAPR_XIVE); 352f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-irqs", 353f478d9afSDavid Gibson spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 354f478d9afSDavid Gibson /* 355f478d9afSDavid Gibson * 8 XIVE END structures per CPU. One for each available 356f478d9afSDavid Gibson * priority 357f478d9afSDavid Gibson */ 358f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 359f478d9afSDavid Gibson qdev_init_nofail(dev); 360f478d9afSDavid Gibson 361f478d9afSDavid Gibson spapr->xive = SPAPR_XIVE(dev); 362f478d9afSDavid Gibson 363f478d9afSDavid Gibson /* Enable the CPU IPIs */ 364f478d9afSDavid Gibson for (i = 0; i < nr_servers; ++i) { 3650b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 3660b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->xive); 3670b0e52b1SDavid Gibson 3680b0e52b1SDavid Gibson if (sicc->claim_irq(SPAPR_INTC(spapr->xive), SPAPR_IRQ_IPI + i, 369f478d9afSDavid Gibson false, errp) < 0) { 370f478d9afSDavid Gibson return; 371f478d9afSDavid Gibson } 372f478d9afSDavid Gibson } 373f478d9afSDavid Gibson 374f478d9afSDavid Gibson spapr_xive_hcall_init(spapr); 375f478d9afSDavid Gibson } 376872ff3deSCédric Le Goater 3777bcdbccaSDavid Gibson spapr->qirqs = qemu_allocate_irqs(spapr_set_irq, spapr, 378ad8de986SDavid Gibson spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 379fab397d8SCédric Le Goater } 380ef01ed9dSCédric Le Goater 381ce2918cbSDavid Gibson int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 382ef01ed9dSCédric Le Goater { 3830b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3840b0e52b1SDavid Gibson int i; 3850b0e52b1SDavid Gibson int rc; 3860b0e52b1SDavid Gibson 387580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 388580dde5eSDavid Gibson assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 389580dde5eSDavid Gibson 3900b0e52b1SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 3910b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[i]; 3920b0e52b1SDavid Gibson if (intc) { 3930b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 3940b0e52b1SDavid Gibson rc = sicc->claim_irq(intc, irq, lsi, errp); 3950b0e52b1SDavid Gibson if (rc < 0) { 3960b0e52b1SDavid Gibson return rc; 3970b0e52b1SDavid Gibson } 3980b0e52b1SDavid Gibson } 3990b0e52b1SDavid Gibson } 4000b0e52b1SDavid Gibson 4010b0e52b1SDavid Gibson return 0; 402ef01ed9dSCédric Le Goater } 403ef01ed9dSCédric Le Goater 404ce2918cbSDavid Gibson void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 405ef01ed9dSCédric Le Goater { 4060b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 4070b0e52b1SDavid Gibson int i, j; 408f233cee9SDavid Gibson 409580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 410580dde5eSDavid Gibson assert((irq + num) <= (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 411580dde5eSDavid Gibson 412f233cee9SDavid Gibson for (i = irq; i < (irq + num); i++) { 4130b0e52b1SDavid Gibson for (j = 0; j < ARRAY_SIZE(intcs); j++) { 4140b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[j]; 4150b0e52b1SDavid Gibson 4160b0e52b1SDavid Gibson if (intc) { 4170b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 4180b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(intc); 4190b0e52b1SDavid Gibson sicc->free_irq(intc, i); 4200b0e52b1SDavid Gibson } 4210b0e52b1SDavid Gibson } 422f233cee9SDavid Gibson } 423ef01ed9dSCédric Le Goater } 424ef01ed9dSCédric Le Goater 425ce2918cbSDavid Gibson qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 426ef01ed9dSCédric Le Goater { 427af186151SDavid Gibson /* 428af186151SDavid Gibson * This interface is basically for VIO and PHB devices to find the 429af186151SDavid Gibson * right qemu_irq to manipulate, so we only allow access to the 430af186151SDavid Gibson * external irqs for now. Currently anything which needs to 431af186151SDavid Gibson * access the IPIs most naturally gets there via the guest side 432af186151SDavid Gibson * interfaces, we can change this if we need to in future. 433af186151SDavid Gibson */ 434af186151SDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 435af186151SDavid Gibson assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 436af186151SDavid Gibson 437af186151SDavid Gibson if (spapr->ics) { 438af186151SDavid Gibson assert(ics_valid_irq(spapr->ics, irq)); 439af186151SDavid Gibson } 440af186151SDavid Gibson if (spapr->xive) { 441af186151SDavid Gibson assert(irq < spapr->xive->nr_irqs); 442af186151SDavid Gibson assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 443af186151SDavid Gibson } 444af186151SDavid Gibson 445af186151SDavid Gibson return spapr->qirqs[irq]; 446ef01ed9dSCédric Le Goater } 447ef01ed9dSCédric Le Goater 448ce2918cbSDavid Gibson int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 4491c53b06cSCédric Le Goater { 45081106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 4513ba3d0bcSCédric Le Goater return spapr->irq->post_load(spapr, version_id); 4521c53b06cSCédric Le Goater } 4531c53b06cSCédric Le Goater 454ce2918cbSDavid Gibson void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 455b2e22477SCédric Le Goater { 456e1588bcdSGreg Kurz assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 457e1588bcdSGreg Kurz 45881106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 459b2e22477SCédric Le Goater } 460b2e22477SCédric Le Goater 461ce2918cbSDavid Gibson int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 462ad62bff6SGreg Kurz { 46314789694SDavid Gibson const char *nodename = "interrupt-controller"; 464ad62bff6SGreg Kurz int offset, phandle; 465ad62bff6SGreg Kurz 466ad62bff6SGreg Kurz offset = fdt_subnode_offset(fdt, 0, nodename); 467ad62bff6SGreg Kurz if (offset < 0) { 46814789694SDavid Gibson error_setg(errp, "Can't find node \"%s\": %s", 46914789694SDavid Gibson nodename, fdt_strerror(offset)); 470ad62bff6SGreg Kurz return -1; 471ad62bff6SGreg Kurz } 472ad62bff6SGreg Kurz 473ad62bff6SGreg Kurz phandle = fdt_get_phandle(fdt, offset); 474ad62bff6SGreg Kurz if (!phandle) { 475ad62bff6SGreg Kurz error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 476ad62bff6SGreg Kurz return -1; 477ad62bff6SGreg Kurz } 478ad62bff6SGreg Kurz 479ad62bff6SGreg Kurz return phandle; 480ad62bff6SGreg Kurz } 481ad62bff6SGreg Kurz 48281106dddSDavid Gibson static void set_active_intc(SpaprMachineState *spapr, 48381106dddSDavid Gibson SpaprInterruptController *new_intc) 48481106dddSDavid Gibson { 48581106dddSDavid Gibson SpaprInterruptControllerClass *sicc; 48681106dddSDavid Gibson 48781106dddSDavid Gibson assert(new_intc); 48881106dddSDavid Gibson 48981106dddSDavid Gibson if (new_intc == spapr->active_intc) { 49081106dddSDavid Gibson /* Nothing to do */ 49181106dddSDavid Gibson return; 49281106dddSDavid Gibson } 49381106dddSDavid Gibson 49481106dddSDavid Gibson if (spapr->active_intc) { 49581106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 49681106dddSDavid Gibson if (sicc->deactivate) { 49781106dddSDavid Gibson sicc->deactivate(spapr->active_intc); 49881106dddSDavid Gibson } 49981106dddSDavid Gibson } 50081106dddSDavid Gibson 50181106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(new_intc); 50281106dddSDavid Gibson if (sicc->activate) { 50381106dddSDavid Gibson sicc->activate(new_intc, &error_fatal); 50481106dddSDavid Gibson } 50581106dddSDavid Gibson 50681106dddSDavid Gibson spapr->active_intc = new_intc; 50781106dddSDavid Gibson } 50881106dddSDavid Gibson 50981106dddSDavid Gibson void spapr_irq_update_active_intc(SpaprMachineState *spapr) 51081106dddSDavid Gibson { 51181106dddSDavid Gibson SpaprInterruptController *new_intc; 51281106dddSDavid Gibson 51381106dddSDavid Gibson if (!spapr->ics) { 51481106dddSDavid Gibson /* 51581106dddSDavid Gibson * XXX before we run CAS, ov5_cas is initialized empty, which 51681106dddSDavid Gibson * indicates XICS, even if we have ic-mode=xive. TODO: clean 51781106dddSDavid Gibson * up the CAS path so that we have a clearer way of handling 51881106dddSDavid Gibson * this. 51981106dddSDavid Gibson */ 52081106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 52181106dddSDavid Gibson } else if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 52281106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 52381106dddSDavid Gibson } else { 52481106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->ics); 52581106dddSDavid Gibson } 52681106dddSDavid Gibson 52781106dddSDavid Gibson set_active_intc(spapr, new_intc); 52881106dddSDavid Gibson } 52981106dddSDavid Gibson 530ef01ed9dSCédric Le Goater /* 531ef01ed9dSCédric Le Goater * XICS legacy routines - to deprecate one day 532ef01ed9dSCédric Le Goater */ 533ef01ed9dSCédric Le Goater 534ef01ed9dSCédric Le Goater static int ics_find_free_block(ICSState *ics, int num, int alignnum) 535ef01ed9dSCédric Le Goater { 536ef01ed9dSCédric Le Goater int first, i; 537ef01ed9dSCédric Le Goater 538ef01ed9dSCédric Le Goater for (first = 0; first < ics->nr_irqs; first += alignnum) { 539ef01ed9dSCédric Le Goater if (num > (ics->nr_irqs - first)) { 540ef01ed9dSCédric Le Goater return -1; 541ef01ed9dSCédric Le Goater } 542ef01ed9dSCédric Le Goater for (i = first; i < first + num; ++i) { 5434a99d405SCédric Le Goater if (!ics_irq_free(ics, i)) { 544ef01ed9dSCédric Le Goater break; 545ef01ed9dSCédric Le Goater } 546ef01ed9dSCédric Le Goater } 547ef01ed9dSCédric Le Goater if (i == (first + num)) { 548ef01ed9dSCédric Le Goater return first; 549ef01ed9dSCédric Le Goater } 550ef01ed9dSCédric Le Goater } 551ef01ed9dSCédric Le Goater 552ef01ed9dSCédric Le Goater return -1; 553ef01ed9dSCédric Le Goater } 554ef01ed9dSCédric Le Goater 555ce2918cbSDavid Gibson int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 556ef01ed9dSCédric Le Goater { 557ef01ed9dSCédric Le Goater ICSState *ics = spapr->ics; 558ef01ed9dSCédric Le Goater int first = -1; 559ef01ed9dSCédric Le Goater 560ef01ed9dSCédric Le Goater assert(ics); 561ef01ed9dSCédric Le Goater 562ef01ed9dSCédric Le Goater /* 563ef01ed9dSCédric Le Goater * MSIMesage::data is used for storing VIRQ so 564ef01ed9dSCédric Le Goater * it has to be aligned to num to support multiple 565ef01ed9dSCédric Le Goater * MSI vectors. MSI-X is not affected by this. 566ef01ed9dSCédric Le Goater * The hint is used for the first IRQ, the rest should 567ef01ed9dSCédric Le Goater * be allocated continuously. 568ef01ed9dSCédric Le Goater */ 569ef01ed9dSCédric Le Goater if (align) { 570ef01ed9dSCédric Le Goater assert((num == 1) || (num == 2) || (num == 4) || 571ef01ed9dSCédric Le Goater (num == 8) || (num == 16) || (num == 32)); 572ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, num); 573ef01ed9dSCédric Le Goater } else { 574ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, 1); 575ef01ed9dSCédric Le Goater } 576ef01ed9dSCédric Le Goater 577ef01ed9dSCédric Le Goater if (first < 0) { 578ef01ed9dSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 579ef01ed9dSCédric Le Goater return -1; 580ef01ed9dSCédric Le Goater } 581ef01ed9dSCédric Le Goater 582ef01ed9dSCédric Le Goater return first + ics->offset; 583ef01ed9dSCédric Le Goater } 584ae837402SCédric Le Goater 585ad8de986SDavid Gibson #define SPAPR_IRQ_XICS_LEGACY_NR_XIRQS 0x400 586ae837402SCédric Le Goater 587ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics_legacy = { 588ad8de986SDavid Gibson .nr_xirqs = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 589ad8de986SDavid Gibson .nr_msis = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 590ca62823bSDavid Gibson .xics = true, 591ca62823bSDavid Gibson .xive = false, 592ae837402SCédric Le Goater 5931c53b06cSCédric Le Goater .post_load = spapr_irq_post_load_xics, 594ae837402SCédric Le Goater }; 595150e25f8SDavid Gibson 596150e25f8SDavid Gibson static void spapr_irq_register_types(void) 597150e25f8SDavid Gibson { 598150e25f8SDavid Gibson type_register_static(&spapr_intc_info); 599150e25f8SDavid Gibson } 600150e25f8SDavid Gibson 601150e25f8SDavid Gibson type_init(spapr_irq_register_types) 602