182cffa2eSCédric Le Goater /* 282cffa2eSCédric Le Goater * QEMU PowerPC sPAPR IRQ interface 382cffa2eSCédric Le Goater * 482cffa2eSCédric Le Goater * Copyright (c) 2018, IBM Corporation. 582cffa2eSCédric Le Goater * 682cffa2eSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 782cffa2eSCédric Le Goater * COPYING file in the top-level directory. 882cffa2eSCédric Le Goater */ 982cffa2eSCédric Le Goater 1082cffa2eSCédric Le Goater #include "qemu/osdep.h" 1182cffa2eSCédric Le Goater #include "qemu/log.h" 1282cffa2eSCédric Le Goater #include "qemu/error-report.h" 1382cffa2eSCédric Le Goater #include "qapi/error.h" 1464552b6bSMarkus Armbruster #include "hw/irq.h" 1582cffa2eSCédric Le Goater #include "hw/ppc/spapr.h" 16a28b9a5aSCédric Le Goater #include "hw/ppc/spapr_cpu_core.h" 17dcc345b6SCédric Le Goater #include "hw/ppc/spapr_xive.h" 1882cffa2eSCédric Le Goater #include "hw/ppc/xics.h" 19a51d5afcSThomas Huth #include "hw/ppc/xics_spapr.h" 20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 21273fef83SCédric Le Goater #include "cpu-models.h" 22ef01ed9dSCédric Le Goater #include "sysemu/kvm.h" 23ef01ed9dSCédric Le Goater 24ef01ed9dSCédric Le Goater #include "trace.h" 2582cffa2eSCédric Le Goater 26150e25f8SDavid Gibson static const TypeInfo spapr_intc_info = { 27150e25f8SDavid Gibson .name = TYPE_SPAPR_INTC, 28150e25f8SDavid Gibson .parent = TYPE_INTERFACE, 29150e25f8SDavid Gibson .class_size = sizeof(SpaprInterruptControllerClass), 30150e25f8SDavid Gibson }; 31150e25f8SDavid Gibson 328cbe71ecSDavid Gibson static void spapr_irq_msi_init(SpaprMachineState *spapr) 3382cffa2eSCédric Le Goater { 348cbe71ecSDavid Gibson if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 358cbe71ecSDavid Gibson /* Legacy mode doesn't use this allocator */ 368cbe71ecSDavid Gibson return; 378cbe71ecSDavid Gibson } 388cbe71ecSDavid Gibson 398cbe71ecSDavid Gibson spapr->irq_map_nr = spapr_irq_nr_msis(spapr); 4082cffa2eSCédric Le Goater spapr->irq_map = bitmap_new(spapr->irq_map_nr); 4182cffa2eSCédric Le Goater } 4282cffa2eSCédric Le Goater 43ce2918cbSDavid Gibson int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 4482cffa2eSCédric Le Goater Error **errp) 4582cffa2eSCédric Le Goater { 4682cffa2eSCédric Le Goater int irq; 4782cffa2eSCédric Le Goater 4882cffa2eSCédric Le Goater /* 4982cffa2eSCédric Le Goater * The 'align_mask' parameter of bitmap_find_next_zero_area() 5082cffa2eSCédric Le Goater * should be one less than a power of 2; 0 means no 5182cffa2eSCédric Le Goater * alignment. Adapt the 'align' value of the former allocator 5282cffa2eSCédric Le Goater * to fit the requirements of bitmap_find_next_zero_area() 5382cffa2eSCédric Le Goater */ 5482cffa2eSCédric Le Goater align -= 1; 5582cffa2eSCédric Le Goater 5682cffa2eSCédric Le Goater irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 5782cffa2eSCédric Le Goater align); 5882cffa2eSCédric Le Goater if (irq == spapr->irq_map_nr) { 5982cffa2eSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 6082cffa2eSCédric Le Goater return -1; 6182cffa2eSCédric Le Goater } 6282cffa2eSCédric Le Goater 6382cffa2eSCédric Le Goater bitmap_set(spapr->irq_map, irq, num); 6482cffa2eSCédric Le Goater 6582cffa2eSCédric Le Goater return irq + SPAPR_IRQ_MSI; 6682cffa2eSCédric Le Goater } 6782cffa2eSCédric Le Goater 68ce2918cbSDavid Gibson void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 6982cffa2eSCédric Le Goater { 7082cffa2eSCédric Le Goater bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 7182cffa2eSCédric Le Goater } 7282cffa2eSCédric Le Goater 73*4ffb7496SGreg Kurz int spapr_irq_init_kvm(SpaprInterruptControllerInitKvm fn, 740a17e0c3SDavid Gibson SpaprInterruptController *intc, 75*4ffb7496SGreg Kurz uint32_t nr_servers, 760a17e0c3SDavid Gibson Error **errp) 77ae805ea9SCédric Le Goater { 780a17e0c3SDavid Gibson MachineState *machine = MACHINE(qdev_get_machine()); 79ae805ea9SCédric Le Goater Error *local_err = NULL; 80ae805ea9SCédric Le Goater 81ae805ea9SCédric Le Goater if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) { 82*4ffb7496SGreg Kurz if (fn(intc, nr_servers, &local_err) < 0) { 830a17e0c3SDavid Gibson if (machine_kernel_irqchip_required(machine)) { 84ae805ea9SCédric Le Goater error_prepend(&local_err, 85ae805ea9SCédric Le Goater "kernel_irqchip requested but unavailable: "); 86ae805ea9SCédric Le Goater error_propagate(errp, local_err); 870a17e0c3SDavid Gibson return -1; 88ae805ea9SCédric Le Goater } 89ae805ea9SCédric Le Goater 90ae805ea9SCédric Le Goater /* 91ae805ea9SCédric Le Goater * We failed to initialize the KVM device, fallback to 92ae805ea9SCédric Le Goater * emulated mode 93ae805ea9SCédric Le Goater */ 940a17e0c3SDavid Gibson error_prepend(&local_err, 950a17e0c3SDavid Gibson "kernel_irqchip allowed but unavailable: "); 960a17e0c3SDavid Gibson error_append_hint(&local_err, 970a17e0c3SDavid Gibson "Falling back to kernel-irqchip=off\n"); 98ae805ea9SCédric Le Goater warn_report_err(local_err); 99ae805ea9SCédric Le Goater } 100ae805ea9SCédric Le Goater } 101ef01ed9dSCédric Le Goater 1020a17e0c3SDavid Gibson return 0; 1030a17e0c3SDavid Gibson } 1040a17e0c3SDavid Gibson 105ef01ed9dSCédric Le Goater /* 106ef01ed9dSCédric Le Goater * XICS IRQ backend. 107ef01ed9dSCédric Le Goater */ 108ef01ed9dSCédric Le Goater 109ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics = { 110ca62823bSDavid Gibson .xics = true, 111ca62823bSDavid Gibson .xive = false, 112ef01ed9dSCédric Le Goater }; 113ef01ed9dSCédric Le Goater 114ef01ed9dSCédric Le Goater /* 115dcc345b6SCédric Le Goater * XIVE IRQ backend. 116dcc345b6SCédric Le Goater */ 117dcc345b6SCédric Le Goater 118ce2918cbSDavid Gibson SpaprIrq spapr_irq_xive = { 119ca62823bSDavid Gibson .xics = false, 120ca62823bSDavid Gibson .xive = true, 121dcc345b6SCédric Le Goater }; 122dcc345b6SCédric Le Goater 123dcc345b6SCédric Le Goater /* 12413db0cd9SCédric Le Goater * Dual XIVE and XICS IRQ backend. 12513db0cd9SCédric Le Goater * 12613db0cd9SCédric Le Goater * Both interrupt mode, XIVE and XICS, objects are created but the 12713db0cd9SCédric Le Goater * machine starts in legacy interrupt mode (XICS). It can be changed 12813db0cd9SCédric Le Goater * by the CAS negotiation process and, in that case, the new mode is 12913db0cd9SCédric Le Goater * activated after an extra machine reset. 13013db0cd9SCédric Le Goater */ 13113db0cd9SCédric Le Goater 13213db0cd9SCédric Le Goater /* 13313db0cd9SCédric Le Goater * Define values in sync with the XIVE and XICS backend 13413db0cd9SCédric Le Goater */ 135ce2918cbSDavid Gibson SpaprIrq spapr_irq_dual = { 136ca62823bSDavid Gibson .xics = true, 137ca62823bSDavid Gibson .xive = true, 13813db0cd9SCédric Le Goater }; 13913db0cd9SCédric Le Goater 140273fef83SCédric Le Goater 1410a3fd3dfSDavid Gibson static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 142273fef83SCédric Le Goater { 143273fef83SCédric Le Goater MachineState *machine = MACHINE(spapr); 144273fef83SCédric Le Goater 145273fef83SCédric Le Goater /* 146273fef83SCédric Le Goater * Sanity checks on non-P9 machines. On these, XIVE is not 147273fef83SCédric Le Goater * advertised, see spapr_dt_ov5_platform_support() 148273fef83SCédric Le Goater */ 149273fef83SCédric Le Goater if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 150273fef83SCédric Le Goater 0, spapr->max_compat_pvr)) { 151273fef83SCédric Le Goater /* 152273fef83SCédric Le Goater * If the 'dual' interrupt mode is selected, force XICS as CAS 153273fef83SCédric Le Goater * negotiation is useless. 154273fef83SCédric Le Goater */ 155273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_dual) { 156273fef83SCédric Le Goater spapr->irq = &spapr_irq_xics; 1570a3fd3dfSDavid Gibson return 0; 158273fef83SCédric Le Goater } 159273fef83SCédric Le Goater 160273fef83SCédric Le Goater /* 161273fef83SCédric Le Goater * Non-P9 machines using only XIVE is a bogus setup. We have two 162273fef83SCédric Le Goater * scenarios to take into account because of the compat mode: 163273fef83SCédric Le Goater * 164273fef83SCédric Le Goater * 1. POWER7/8 machines should fail to init later on when creating 165273fef83SCédric Le Goater * the XIVE interrupt presenters because a POWER9 exception 166273fef83SCédric Le Goater * model is required. 167273fef83SCédric Le Goater 168273fef83SCédric Le Goater * 2. POWER9 machines using the POWER8 compat mode won't fail and 169273fef83SCédric Le Goater * will let the OS boot with a partial XIVE setup : DT 170273fef83SCédric Le Goater * properties but no hcalls. 171273fef83SCédric Le Goater * 172273fef83SCédric Le Goater * To cover both and not confuse the OS, add an early failure in 173273fef83SCédric Le Goater * QEMU. 174273fef83SCédric Le Goater */ 175273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_xive) { 176273fef83SCédric Le Goater error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 1770a3fd3dfSDavid Gibson return -1; 178273fef83SCédric Le Goater } 179273fef83SCédric Le Goater } 1807abc0c6dSGreg Kurz 1817abc0c6dSGreg Kurz /* 1827abc0c6dSGreg Kurz * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 1837abc0c6dSGreg Kurz * re-created. Detect that early to avoid QEMU to exit later when the 1847abc0c6dSGreg Kurz * guest reboots. 1857abc0c6dSGreg Kurz */ 1867abc0c6dSGreg Kurz if (kvm_enabled() && 1877abc0c6dSGreg Kurz spapr->irq == &spapr_irq_dual && 1887abc0c6dSGreg Kurz machine_kernel_irqchip_required(machine) && 1897abc0c6dSGreg Kurz xics_kvm_has_broken_disconnect(spapr)) { 1907abc0c6dSGreg Kurz error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on"); 1910a3fd3dfSDavid Gibson return -1; 1927abc0c6dSGreg Kurz } 1930a3fd3dfSDavid Gibson 1940a3fd3dfSDavid Gibson return 0; 195273fef83SCédric Le Goater } 196273fef83SCédric Le Goater 19713db0cd9SCédric Le Goater /* 198ef01ed9dSCédric Le Goater * sPAPR IRQ frontend routines for devices 199ef01ed9dSCédric Le Goater */ 200ebd6be08SDavid Gibson #define ALL_INTCS(spapr_) \ 201ebd6be08SDavid Gibson { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 202ebd6be08SDavid Gibson 203ebd6be08SDavid Gibson int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 204ebd6be08SDavid Gibson PowerPCCPU *cpu, Error **errp) 205ebd6be08SDavid Gibson { 206ebd6be08SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 207ebd6be08SDavid Gibson int i; 208ebd6be08SDavid Gibson int rc; 209ebd6be08SDavid Gibson 210ebd6be08SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 211ebd6be08SDavid Gibson SpaprInterruptController *intc = intcs[i]; 212ebd6be08SDavid Gibson if (intc) { 213ebd6be08SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 214ebd6be08SDavid Gibson rc = sicc->cpu_intc_create(intc, cpu, errp); 215ebd6be08SDavid Gibson if (rc < 0) { 216ebd6be08SDavid Gibson return rc; 217ebd6be08SDavid Gibson } 218ebd6be08SDavid Gibson } 219ebd6be08SDavid Gibson } 220ebd6be08SDavid Gibson 221ebd6be08SDavid Gibson return 0; 222ebd6be08SDavid Gibson } 223ebd6be08SDavid Gibson 224d49e8a9bSCédric Le Goater void spapr_irq_cpu_intc_reset(SpaprMachineState *spapr, PowerPCCPU *cpu) 225d49e8a9bSCédric Le Goater { 226d49e8a9bSCédric Le Goater SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 227d49e8a9bSCédric Le Goater int i; 228d49e8a9bSCédric Le Goater 229d49e8a9bSCédric Le Goater for (i = 0; i < ARRAY_SIZE(intcs); i++) { 230d49e8a9bSCédric Le Goater SpaprInterruptController *intc = intcs[i]; 231d49e8a9bSCédric Le Goater if (intc) { 232d49e8a9bSCédric Le Goater SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 233d49e8a9bSCédric Le Goater sicc->cpu_intc_reset(intc, cpu); 234d49e8a9bSCédric Le Goater } 235d49e8a9bSCédric Le Goater } 236d49e8a9bSCédric Le Goater } 237d49e8a9bSCédric Le Goater 2380990ce6aSGreg Kurz void spapr_irq_cpu_intc_destroy(SpaprMachineState *spapr, PowerPCCPU *cpu) 2390990ce6aSGreg Kurz { 2400990ce6aSGreg Kurz SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 2410990ce6aSGreg Kurz int i; 2420990ce6aSGreg Kurz 2430990ce6aSGreg Kurz for (i = 0; i < ARRAY_SIZE(intcs); i++) { 2440990ce6aSGreg Kurz SpaprInterruptController *intc = intcs[i]; 2450990ce6aSGreg Kurz if (intc) { 2460990ce6aSGreg Kurz SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 2470990ce6aSGreg Kurz sicc->cpu_intc_destroy(intc, cpu); 2480990ce6aSGreg Kurz } 2490990ce6aSGreg Kurz } 2500990ce6aSGreg Kurz } 2510990ce6aSGreg Kurz 2527bcdbccaSDavid Gibson static void spapr_set_irq(void *opaque, int irq, int level) 2537bcdbccaSDavid Gibson { 2547bcdbccaSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(opaque); 2557bcdbccaSDavid Gibson SpaprInterruptControllerClass *sicc 2567bcdbccaSDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 2577bcdbccaSDavid Gibson 2587bcdbccaSDavid Gibson sicc->set_irq(spapr->active_intc, irq, level); 2597bcdbccaSDavid Gibson } 2607bcdbccaSDavid Gibson 261328d8eb2SDavid Gibson void spapr_irq_print_info(SpaprMachineState *spapr, Monitor *mon) 262328d8eb2SDavid Gibson { 263328d8eb2SDavid Gibson SpaprInterruptControllerClass *sicc 264328d8eb2SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 265328d8eb2SDavid Gibson 266328d8eb2SDavid Gibson sicc->print_info(spapr->active_intc, mon); 267328d8eb2SDavid Gibson } 268328d8eb2SDavid Gibson 26905289273SDavid Gibson void spapr_irq_dt(SpaprMachineState *spapr, uint32_t nr_servers, 27005289273SDavid Gibson void *fdt, uint32_t phandle) 27105289273SDavid Gibson { 27205289273SDavid Gibson SpaprInterruptControllerClass *sicc 27305289273SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 27405289273SDavid Gibson 27505289273SDavid Gibson sicc->dt(spapr->active_intc, nr_servers, fdt, phandle); 27605289273SDavid Gibson } 27705289273SDavid Gibson 2788cbe71ecSDavid Gibson uint32_t spapr_irq_nr_msis(SpaprMachineState *spapr) 2798cbe71ecSDavid Gibson { 28054255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 28154255c1fSDavid Gibson 28254255c1fSDavid Gibson if (smc->legacy_irq_allocation) { 28354255c1fSDavid Gibson return smc->nr_xirqs; 2848cbe71ecSDavid Gibson } else { 28554255c1fSDavid Gibson return SPAPR_XIRQ_BASE + smc->nr_xirqs - SPAPR_IRQ_MSI; 2868cbe71ecSDavid Gibson } 2878cbe71ecSDavid Gibson } 2888cbe71ecSDavid Gibson 289ce2918cbSDavid Gibson void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 290fab397d8SCédric Le Goater { 2911a511340SGreg Kurz MachineState *machine = MACHINE(spapr); 29254255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 2931a511340SGreg Kurz 2941a511340SGreg Kurz if (machine_kernel_irqchip_split(machine)) { 2951a511340SGreg Kurz error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 2961a511340SGreg Kurz return; 2971a511340SGreg Kurz } 2981a511340SGreg Kurz 2991a511340SGreg Kurz if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) { 3001a511340SGreg Kurz error_setg(errp, 3011a511340SGreg Kurz "kernel_irqchip requested but only available with KVM"); 3021a511340SGreg Kurz return; 3031a511340SGreg Kurz } 3041a511340SGreg Kurz 3050a3fd3dfSDavid Gibson if (spapr_irq_check(spapr, errp) < 0) { 306273fef83SCédric Le Goater return; 307273fef83SCédric Le Goater } 308273fef83SCédric Le Goater 309fab397d8SCédric Le Goater /* Initialize the MSI IRQ allocator. */ 3108cbe71ecSDavid Gibson spapr_irq_msi_init(spapr); 311fab397d8SCédric Le Goater 312f478d9afSDavid Gibson if (spapr->irq->xics) { 313f478d9afSDavid Gibson Error *local_err = NULL; 314f478d9afSDavid Gibson Object *obj; 315f478d9afSDavid Gibson 316f478d9afSDavid Gibson obj = object_new(TYPE_ICS_SPAPR); 317f478d9afSDavid Gibson 318818a6d30SGreg Kurz object_property_add_child(OBJECT(spapr), "ics", obj, &error_abort); 319b015a980SGreg Kurz object_property_set_link(obj, OBJECT(spapr), ICS_PROP_XICS, 320b015a980SGreg Kurz &error_abort); 321818a6d30SGreg Kurz object_property_set_int(obj, smc->nr_xirqs, "nr-irqs", &error_abort); 322f478d9afSDavid Gibson object_property_set_bool(obj, true, "realized", &local_err); 323f478d9afSDavid Gibson if (local_err) { 324f478d9afSDavid Gibson error_propagate(errp, local_err); 325f478d9afSDavid Gibson return; 326f478d9afSDavid Gibson } 327f478d9afSDavid Gibson 328f478d9afSDavid Gibson spapr->ics = ICS_SPAPR(obj); 329f478d9afSDavid Gibson } 330f478d9afSDavid Gibson 331f478d9afSDavid Gibson if (spapr->irq->xive) { 332f478d9afSDavid Gibson uint32_t nr_servers = spapr_max_server_number(spapr); 333f478d9afSDavid Gibson DeviceState *dev; 334f478d9afSDavid Gibson int i; 335f478d9afSDavid Gibson 336f478d9afSDavid Gibson dev = qdev_create(NULL, TYPE_SPAPR_XIVE); 33754255c1fSDavid Gibson qdev_prop_set_uint32(dev, "nr-irqs", smc->nr_xirqs + SPAPR_XIRQ_BASE); 338f478d9afSDavid Gibson /* 339f478d9afSDavid Gibson * 8 XIVE END structures per CPU. One for each available 340f478d9afSDavid Gibson * priority 341f478d9afSDavid Gibson */ 342f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 343f478d9afSDavid Gibson qdev_init_nofail(dev); 344f478d9afSDavid Gibson 345f478d9afSDavid Gibson spapr->xive = SPAPR_XIVE(dev); 346f478d9afSDavid Gibson 347f478d9afSDavid Gibson /* Enable the CPU IPIs */ 348f478d9afSDavid Gibson for (i = 0; i < nr_servers; ++i) { 3490b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 3500b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->xive); 3510b0e52b1SDavid Gibson 3520b0e52b1SDavid Gibson if (sicc->claim_irq(SPAPR_INTC(spapr->xive), SPAPR_IRQ_IPI + i, 353f478d9afSDavid Gibson false, errp) < 0) { 354f478d9afSDavid Gibson return; 355f478d9afSDavid Gibson } 356f478d9afSDavid Gibson } 357f478d9afSDavid Gibson 358f478d9afSDavid Gibson spapr_xive_hcall_init(spapr); 359f478d9afSDavid Gibson } 360872ff3deSCédric Le Goater 3617bcdbccaSDavid Gibson spapr->qirqs = qemu_allocate_irqs(spapr_set_irq, spapr, 36254255c1fSDavid Gibson smc->nr_xirqs + SPAPR_XIRQ_BASE); 363b14848f5SDavid Gibson 364b14848f5SDavid Gibson /* 365b14848f5SDavid Gibson * Mostly we don't actually need this until reset, except that not 366b14848f5SDavid Gibson * having this set up can cause VFIO devices to issue a 367b14848f5SDavid Gibson * false-positive warning during realize(), because they don't yet 368b14848f5SDavid Gibson * have an in-kernel irq chip. 369b14848f5SDavid Gibson */ 370b14848f5SDavid Gibson spapr_irq_update_active_intc(spapr); 371fab397d8SCédric Le Goater } 372ef01ed9dSCédric Le Goater 373ce2918cbSDavid Gibson int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 374ef01ed9dSCédric Le Goater { 3750b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3760b0e52b1SDavid Gibson int i; 37754255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 3780b0e52b1SDavid Gibson int rc; 3790b0e52b1SDavid Gibson 380580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 38154255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 382580dde5eSDavid Gibson 3830b0e52b1SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 3840b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[i]; 3850b0e52b1SDavid Gibson if (intc) { 3860b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 3870b0e52b1SDavid Gibson rc = sicc->claim_irq(intc, irq, lsi, errp); 3880b0e52b1SDavid Gibson if (rc < 0) { 3890b0e52b1SDavid Gibson return rc; 3900b0e52b1SDavid Gibson } 3910b0e52b1SDavid Gibson } 3920b0e52b1SDavid Gibson } 3930b0e52b1SDavid Gibson 3940b0e52b1SDavid Gibson return 0; 395ef01ed9dSCédric Le Goater } 396ef01ed9dSCédric Le Goater 397ce2918cbSDavid Gibson void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 398ef01ed9dSCédric Le Goater { 3990b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 4000b0e52b1SDavid Gibson int i, j; 40154255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 402f233cee9SDavid Gibson 403580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 40454255c1fSDavid Gibson assert((irq + num) <= (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 405580dde5eSDavid Gibson 406f233cee9SDavid Gibson for (i = irq; i < (irq + num); i++) { 4070b0e52b1SDavid Gibson for (j = 0; j < ARRAY_SIZE(intcs); j++) { 4080b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[j]; 4090b0e52b1SDavid Gibson 4100b0e52b1SDavid Gibson if (intc) { 4110b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 4120b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(intc); 4130b0e52b1SDavid Gibson sicc->free_irq(intc, i); 4140b0e52b1SDavid Gibson } 4150b0e52b1SDavid Gibson } 416f233cee9SDavid Gibson } 417ef01ed9dSCédric Le Goater } 418ef01ed9dSCédric Le Goater 419ce2918cbSDavid Gibson qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 420ef01ed9dSCédric Le Goater { 42154255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 42254255c1fSDavid Gibson 423af186151SDavid Gibson /* 424af186151SDavid Gibson * This interface is basically for VIO and PHB devices to find the 425af186151SDavid Gibson * right qemu_irq to manipulate, so we only allow access to the 426af186151SDavid Gibson * external irqs for now. Currently anything which needs to 427af186151SDavid Gibson * access the IPIs most naturally gets there via the guest side 428af186151SDavid Gibson * interfaces, we can change this if we need to in future. 429af186151SDavid Gibson */ 430af186151SDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 43154255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 432af186151SDavid Gibson 433af186151SDavid Gibson if (spapr->ics) { 434af186151SDavid Gibson assert(ics_valid_irq(spapr->ics, irq)); 435af186151SDavid Gibson } 436af186151SDavid Gibson if (spapr->xive) { 437af186151SDavid Gibson assert(irq < spapr->xive->nr_irqs); 438af186151SDavid Gibson assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 439af186151SDavid Gibson } 440af186151SDavid Gibson 441af186151SDavid Gibson return spapr->qirqs[irq]; 442ef01ed9dSCédric Le Goater } 443ef01ed9dSCédric Le Goater 444ce2918cbSDavid Gibson int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 4451c53b06cSCédric Le Goater { 446605994e5SDavid Gibson SpaprInterruptControllerClass *sicc; 447605994e5SDavid Gibson 44881106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 449605994e5SDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 450605994e5SDavid Gibson return sicc->post_load(spapr->active_intc, version_id); 4511c53b06cSCédric Le Goater } 4521c53b06cSCédric Le Goater 453ce2918cbSDavid Gibson void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 454b2e22477SCédric Le Goater { 455e1588bcdSGreg Kurz assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 456e1588bcdSGreg Kurz 45781106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 458b2e22477SCédric Le Goater } 459b2e22477SCédric Le Goater 460ce2918cbSDavid Gibson int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 461ad62bff6SGreg Kurz { 46214789694SDavid Gibson const char *nodename = "interrupt-controller"; 463ad62bff6SGreg Kurz int offset, phandle; 464ad62bff6SGreg Kurz 465ad62bff6SGreg Kurz offset = fdt_subnode_offset(fdt, 0, nodename); 466ad62bff6SGreg Kurz if (offset < 0) { 46714789694SDavid Gibson error_setg(errp, "Can't find node \"%s\": %s", 46814789694SDavid Gibson nodename, fdt_strerror(offset)); 469ad62bff6SGreg Kurz return -1; 470ad62bff6SGreg Kurz } 471ad62bff6SGreg Kurz 472ad62bff6SGreg Kurz phandle = fdt_get_phandle(fdt, offset); 473ad62bff6SGreg Kurz if (!phandle) { 474ad62bff6SGreg Kurz error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 475ad62bff6SGreg Kurz return -1; 476ad62bff6SGreg Kurz } 477ad62bff6SGreg Kurz 478ad62bff6SGreg Kurz return phandle; 479ad62bff6SGreg Kurz } 480ad62bff6SGreg Kurz 48181106dddSDavid Gibson static void set_active_intc(SpaprMachineState *spapr, 48281106dddSDavid Gibson SpaprInterruptController *new_intc) 48381106dddSDavid Gibson { 48481106dddSDavid Gibson SpaprInterruptControllerClass *sicc; 485*4ffb7496SGreg Kurz uint32_t nr_servers = spapr_max_server_number(spapr); 48681106dddSDavid Gibson 48781106dddSDavid Gibson assert(new_intc); 48881106dddSDavid Gibson 48981106dddSDavid Gibson if (new_intc == spapr->active_intc) { 49081106dddSDavid Gibson /* Nothing to do */ 49181106dddSDavid Gibson return; 49281106dddSDavid Gibson } 49381106dddSDavid Gibson 49481106dddSDavid Gibson if (spapr->active_intc) { 49581106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 49681106dddSDavid Gibson if (sicc->deactivate) { 49781106dddSDavid Gibson sicc->deactivate(spapr->active_intc); 49881106dddSDavid Gibson } 49981106dddSDavid Gibson } 50081106dddSDavid Gibson 50181106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(new_intc); 50281106dddSDavid Gibson if (sicc->activate) { 503*4ffb7496SGreg Kurz sicc->activate(new_intc, nr_servers, &error_fatal); 50481106dddSDavid Gibson } 50581106dddSDavid Gibson 50681106dddSDavid Gibson spapr->active_intc = new_intc; 507e532e1d9SDavid Gibson 508e532e1d9SDavid Gibson /* 509e532e1d9SDavid Gibson * We've changed the kernel irqchip, let VFIO devices know they 510e532e1d9SDavid Gibson * need to readjust. 511e532e1d9SDavid Gibson */ 512e532e1d9SDavid Gibson kvm_irqchip_change_notify(); 51381106dddSDavid Gibson } 51481106dddSDavid Gibson 51581106dddSDavid Gibson void spapr_irq_update_active_intc(SpaprMachineState *spapr) 51681106dddSDavid Gibson { 51781106dddSDavid Gibson SpaprInterruptController *new_intc; 51881106dddSDavid Gibson 51981106dddSDavid Gibson if (!spapr->ics) { 52081106dddSDavid Gibson /* 52181106dddSDavid Gibson * XXX before we run CAS, ov5_cas is initialized empty, which 52281106dddSDavid Gibson * indicates XICS, even if we have ic-mode=xive. TODO: clean 52381106dddSDavid Gibson * up the CAS path so that we have a clearer way of handling 52481106dddSDavid Gibson * this. 52581106dddSDavid Gibson */ 52681106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 527b14848f5SDavid Gibson } else if (spapr->ov5_cas 528b14848f5SDavid Gibson && spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 52981106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 53081106dddSDavid Gibson } else { 53181106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->ics); 53281106dddSDavid Gibson } 53381106dddSDavid Gibson 53481106dddSDavid Gibson set_active_intc(spapr, new_intc); 53581106dddSDavid Gibson } 53681106dddSDavid Gibson 537ef01ed9dSCédric Le Goater /* 538ef01ed9dSCédric Le Goater * XICS legacy routines - to deprecate one day 539ef01ed9dSCédric Le Goater */ 540ef01ed9dSCédric Le Goater 541ef01ed9dSCédric Le Goater static int ics_find_free_block(ICSState *ics, int num, int alignnum) 542ef01ed9dSCédric Le Goater { 543ef01ed9dSCédric Le Goater int first, i; 544ef01ed9dSCédric Le Goater 545ef01ed9dSCédric Le Goater for (first = 0; first < ics->nr_irqs; first += alignnum) { 546ef01ed9dSCédric Le Goater if (num > (ics->nr_irqs - first)) { 547ef01ed9dSCédric Le Goater return -1; 548ef01ed9dSCédric Le Goater } 549ef01ed9dSCédric Le Goater for (i = first; i < first + num; ++i) { 5504a99d405SCédric Le Goater if (!ics_irq_free(ics, i)) { 551ef01ed9dSCédric Le Goater break; 552ef01ed9dSCédric Le Goater } 553ef01ed9dSCédric Le Goater } 554ef01ed9dSCédric Le Goater if (i == (first + num)) { 555ef01ed9dSCédric Le Goater return first; 556ef01ed9dSCédric Le Goater } 557ef01ed9dSCédric Le Goater } 558ef01ed9dSCédric Le Goater 559ef01ed9dSCédric Le Goater return -1; 560ef01ed9dSCédric Le Goater } 561ef01ed9dSCédric Le Goater 562ce2918cbSDavid Gibson int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 563ef01ed9dSCédric Le Goater { 564ef01ed9dSCédric Le Goater ICSState *ics = spapr->ics; 565ef01ed9dSCédric Le Goater int first = -1; 566ef01ed9dSCédric Le Goater 567ef01ed9dSCédric Le Goater assert(ics); 568ef01ed9dSCédric Le Goater 569ef01ed9dSCédric Le Goater /* 570ef01ed9dSCédric Le Goater * MSIMesage::data is used for storing VIRQ so 571ef01ed9dSCédric Le Goater * it has to be aligned to num to support multiple 572ef01ed9dSCédric Le Goater * MSI vectors. MSI-X is not affected by this. 573ef01ed9dSCédric Le Goater * The hint is used for the first IRQ, the rest should 574ef01ed9dSCédric Le Goater * be allocated continuously. 575ef01ed9dSCédric Le Goater */ 576ef01ed9dSCédric Le Goater if (align) { 577ef01ed9dSCédric Le Goater assert((num == 1) || (num == 2) || (num == 4) || 578ef01ed9dSCédric Le Goater (num == 8) || (num == 16) || (num == 32)); 579ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, num); 580ef01ed9dSCédric Le Goater } else { 581ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, 1); 582ef01ed9dSCédric Le Goater } 583ef01ed9dSCédric Le Goater 584ef01ed9dSCédric Le Goater if (first < 0) { 585ef01ed9dSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 586ef01ed9dSCédric Le Goater return -1; 587ef01ed9dSCédric Le Goater } 588ef01ed9dSCédric Le Goater 589ef01ed9dSCédric Le Goater return first + ics->offset; 590ef01ed9dSCédric Le Goater } 591ae837402SCédric Le Goater 592ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics_legacy = { 593ca62823bSDavid Gibson .xics = true, 594ca62823bSDavid Gibson .xive = false, 595ae837402SCédric Le Goater }; 596150e25f8SDavid Gibson 597150e25f8SDavid Gibson static void spapr_irq_register_types(void) 598150e25f8SDavid Gibson { 599150e25f8SDavid Gibson type_register_static(&spapr_intc_info); 600150e25f8SDavid Gibson } 601150e25f8SDavid Gibson 602150e25f8SDavid Gibson type_init(spapr_irq_register_types) 603