182cffa2eSCédric Le Goater /* 282cffa2eSCédric Le Goater * QEMU PowerPC sPAPR IRQ interface 382cffa2eSCédric Le Goater * 482cffa2eSCédric Le Goater * Copyright (c) 2018, IBM Corporation. 582cffa2eSCédric Le Goater * 682cffa2eSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 782cffa2eSCédric Le Goater * COPYING file in the top-level directory. 882cffa2eSCédric Le Goater */ 982cffa2eSCédric Le Goater 1082cffa2eSCédric Le Goater #include "qemu/osdep.h" 1182cffa2eSCédric Le Goater #include "qemu/log.h" 1282cffa2eSCédric Le Goater #include "qemu/error-report.h" 1382cffa2eSCédric Le Goater #include "qapi/error.h" 14*4abeadf6SPhilippe Mathieu-Daudé #include "qapi/type-helpers.h" 1564552b6bSMarkus Armbruster #include "hw/irq.h" 1682cffa2eSCédric Le Goater #include "hw/ppc/spapr.h" 17a28b9a5aSCédric Le Goater #include "hw/ppc/spapr_cpu_core.h" 18dcc345b6SCédric Le Goater #include "hw/ppc/spapr_xive.h" 1982cffa2eSCédric Le Goater #include "hw/ppc/xics.h" 20a51d5afcSThomas Huth #include "hw/ppc/xics_spapr.h" 21a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 22*4abeadf6SPhilippe Mathieu-Daudé #include "monitor/monitor.h" 23273fef83SCédric Le Goater #include "cpu-models.h" 24ef01ed9dSCédric Le Goater #include "sysemu/kvm.h" 25ef01ed9dSCédric Le Goater 26ef01ed9dSCédric Le Goater #include "trace.h" 2782cffa2eSCédric Le Goater 282df5c1f5SHarsh Prateek Bora QEMU_BUILD_BUG_ON(SPAPR_IRQ_NR_IPIS > SPAPR_XIRQ_BASE); 292df5c1f5SHarsh Prateek Bora 30150e25f8SDavid Gibson static const TypeInfo spapr_intc_info = { 31150e25f8SDavid Gibson .name = TYPE_SPAPR_INTC, 32150e25f8SDavid Gibson .parent = TYPE_INTERFACE, 33150e25f8SDavid Gibson .class_size = sizeof(SpaprInterruptControllerClass), 34150e25f8SDavid Gibson }; 35150e25f8SDavid Gibson 368cbe71ecSDavid Gibson static void spapr_irq_msi_init(SpaprMachineState *spapr) 3782cffa2eSCédric Le Goater { 388cbe71ecSDavid Gibson if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 398cbe71ecSDavid Gibson /* Legacy mode doesn't use this allocator */ 408cbe71ecSDavid Gibson return; 418cbe71ecSDavid Gibson } 428cbe71ecSDavid Gibson 438cbe71ecSDavid Gibson spapr->irq_map_nr = spapr_irq_nr_msis(spapr); 4482cffa2eSCédric Le Goater spapr->irq_map = bitmap_new(spapr->irq_map_nr); 4582cffa2eSCédric Le Goater } 4682cffa2eSCédric Le Goater 47ce2918cbSDavid Gibson int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 4882cffa2eSCédric Le Goater Error **errp) 4982cffa2eSCédric Le Goater { 5082cffa2eSCédric Le Goater int irq; 5182cffa2eSCédric Le Goater 5282cffa2eSCédric Le Goater /* 5382cffa2eSCédric Le Goater * The 'align_mask' parameter of bitmap_find_next_zero_area() 5482cffa2eSCédric Le Goater * should be one less than a power of 2; 0 means no 5582cffa2eSCédric Le Goater * alignment. Adapt the 'align' value of the former allocator 5682cffa2eSCédric Le Goater * to fit the requirements of bitmap_find_next_zero_area() 5782cffa2eSCédric Le Goater */ 5882cffa2eSCédric Le Goater align -= 1; 5982cffa2eSCédric Le Goater 6082cffa2eSCédric Le Goater irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 6182cffa2eSCédric Le Goater align); 6282cffa2eSCédric Le Goater if (irq == spapr->irq_map_nr) { 6382cffa2eSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 6482cffa2eSCédric Le Goater return -1; 6582cffa2eSCédric Le Goater } 6682cffa2eSCédric Le Goater 6782cffa2eSCédric Le Goater bitmap_set(spapr->irq_map, irq, num); 6882cffa2eSCédric Le Goater 6982cffa2eSCédric Le Goater return irq + SPAPR_IRQ_MSI; 7082cffa2eSCédric Le Goater } 7182cffa2eSCédric Le Goater 72ce2918cbSDavid Gibson void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 7382cffa2eSCédric Le Goater { 7482cffa2eSCédric Le Goater bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 7582cffa2eSCédric Le Goater } 7682cffa2eSCédric Le Goater 774ffb7496SGreg Kurz int spapr_irq_init_kvm(SpaprInterruptControllerInitKvm fn, 780a17e0c3SDavid Gibson SpaprInterruptController *intc, 794ffb7496SGreg Kurz uint32_t nr_servers, 800a17e0c3SDavid Gibson Error **errp) 81ae805ea9SCédric Le Goater { 82ae805ea9SCédric Le Goater Error *local_err = NULL; 83ae805ea9SCédric Le Goater 844376c40dSPaolo Bonzini if (kvm_enabled() && kvm_kernel_irqchip_allowed()) { 854ffb7496SGreg Kurz if (fn(intc, nr_servers, &local_err) < 0) { 864376c40dSPaolo Bonzini if (kvm_kernel_irqchip_required()) { 87ae805ea9SCédric Le Goater error_prepend(&local_err, 88ae805ea9SCédric Le Goater "kernel_irqchip requested but unavailable: "); 89ae805ea9SCédric Le Goater error_propagate(errp, local_err); 900a17e0c3SDavid Gibson return -1; 91ae805ea9SCédric Le Goater } 92ae805ea9SCédric Le Goater 93ae805ea9SCédric Le Goater /* 94ae805ea9SCédric Le Goater * We failed to initialize the KVM device, fallback to 95ae805ea9SCédric Le Goater * emulated mode 96ae805ea9SCédric Le Goater */ 970a17e0c3SDavid Gibson error_prepend(&local_err, 980a17e0c3SDavid Gibson "kernel_irqchip allowed but unavailable: "); 990a17e0c3SDavid Gibson error_append_hint(&local_err, 1000a17e0c3SDavid Gibson "Falling back to kernel-irqchip=off\n"); 101ae805ea9SCédric Le Goater warn_report_err(local_err); 102ae805ea9SCédric Le Goater } 103ae805ea9SCédric Le Goater } 104ef01ed9dSCédric Le Goater 1050a17e0c3SDavid Gibson return 0; 1060a17e0c3SDavid Gibson } 1070a17e0c3SDavid Gibson 108ef01ed9dSCédric Le Goater /* 109ef01ed9dSCédric Le Goater * XICS IRQ backend. 110ef01ed9dSCédric Le Goater */ 111ef01ed9dSCédric Le Goater 112ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics = { 113ca62823bSDavid Gibson .xics = true, 114ca62823bSDavid Gibson .xive = false, 115ef01ed9dSCédric Le Goater }; 116ef01ed9dSCédric Le Goater 117ef01ed9dSCédric Le Goater /* 118dcc345b6SCédric Le Goater * XIVE IRQ backend. 119dcc345b6SCédric Le Goater */ 120dcc345b6SCédric Le Goater 121ce2918cbSDavid Gibson SpaprIrq spapr_irq_xive = { 122ca62823bSDavid Gibson .xics = false, 123ca62823bSDavid Gibson .xive = true, 124dcc345b6SCédric Le Goater }; 125dcc345b6SCédric Le Goater 126dcc345b6SCédric Le Goater /* 12713db0cd9SCédric Le Goater * Dual XIVE and XICS IRQ backend. 12813db0cd9SCédric Le Goater * 12913db0cd9SCédric Le Goater * Both interrupt mode, XIVE and XICS, objects are created but the 13013db0cd9SCédric Le Goater * machine starts in legacy interrupt mode (XICS). It can be changed 13113db0cd9SCédric Le Goater * by the CAS negotiation process and, in that case, the new mode is 13213db0cd9SCédric Le Goater * activated after an extra machine reset. 13313db0cd9SCédric Le Goater */ 13413db0cd9SCédric Le Goater 13513db0cd9SCédric Le Goater /* 13613db0cd9SCédric Le Goater * Define values in sync with the XIVE and XICS backend 13713db0cd9SCédric Le Goater */ 138ce2918cbSDavid Gibson SpaprIrq spapr_irq_dual = { 139ca62823bSDavid Gibson .xics = true, 140ca62823bSDavid Gibson .xive = true, 14113db0cd9SCédric Le Goater }; 14213db0cd9SCédric Le Goater 143273fef83SCédric Le Goater 1440a3fd3dfSDavid Gibson static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 145273fef83SCédric Le Goater { 146c55bcb1fSGreg Kurz ERRP_GUARD(); 147273fef83SCédric Le Goater MachineState *machine = MACHINE(spapr); 148273fef83SCédric Le Goater 149273fef83SCédric Le Goater /* 150273fef83SCédric Le Goater * Sanity checks on non-P9 machines. On these, XIVE is not 151273fef83SCédric Le Goater * advertised, see spapr_dt_ov5_platform_support() 152273fef83SCédric Le Goater */ 153273fef83SCédric Le Goater if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 154273fef83SCédric Le Goater 0, spapr->max_compat_pvr)) { 155273fef83SCédric Le Goater /* 156273fef83SCédric Le Goater * If the 'dual' interrupt mode is selected, force XICS as CAS 157273fef83SCédric Le Goater * negotiation is useless. 158273fef83SCédric Le Goater */ 159273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_dual) { 160273fef83SCédric Le Goater spapr->irq = &spapr_irq_xics; 1610a3fd3dfSDavid Gibson return 0; 162273fef83SCédric Le Goater } 163273fef83SCédric Le Goater 164273fef83SCédric Le Goater /* 165273fef83SCédric Le Goater * Non-P9 machines using only XIVE is a bogus setup. We have two 166273fef83SCédric Le Goater * scenarios to take into account because of the compat mode: 167273fef83SCédric Le Goater * 168273fef83SCédric Le Goater * 1. POWER7/8 machines should fail to init later on when creating 169273fef83SCédric Le Goater * the XIVE interrupt presenters because a POWER9 exception 170273fef83SCédric Le Goater * model is required. 171273fef83SCédric Le Goater 172273fef83SCédric Le Goater * 2. POWER9 machines using the POWER8 compat mode won't fail and 173273fef83SCédric Le Goater * will let the OS boot with a partial XIVE setup : DT 174273fef83SCédric Le Goater * properties but no hcalls. 175273fef83SCédric Le Goater * 176273fef83SCédric Le Goater * To cover both and not confuse the OS, add an early failure in 177273fef83SCédric Le Goater * QEMU. 178273fef83SCédric Le Goater */ 179b31911c6SCédric Le Goater if (!spapr->irq->xics) { 180273fef83SCédric Le Goater error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 1810a3fd3dfSDavid Gibson return -1; 182273fef83SCédric Le Goater } 183273fef83SCédric Le Goater } 1847abc0c6dSGreg Kurz 1857abc0c6dSGreg Kurz /* 1867abc0c6dSGreg Kurz * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 187c55bcb1fSGreg Kurz * re-created. Same happens with KVM nested guests. Detect that early to 188c55bcb1fSGreg Kurz * avoid QEMU to exit later when the guest reboots. 1897abc0c6dSGreg Kurz */ 1907abc0c6dSGreg Kurz if (kvm_enabled() && 1917abc0c6dSGreg Kurz spapr->irq == &spapr_irq_dual && 1924376c40dSPaolo Bonzini kvm_kernel_irqchip_required() && 1930b66209dSGreg Kurz xics_kvm_has_broken_disconnect()) { 194c55bcb1fSGreg Kurz error_setg(errp, 195c55bcb1fSGreg Kurz "KVM is incompatible with ic-mode=dual,kernel-irqchip=on"); 196c55bcb1fSGreg Kurz error_append_hint(errp, 197c55bcb1fSGreg Kurz "This can happen with an old KVM or in a KVM nested guest.\n"); 198c55bcb1fSGreg Kurz error_append_hint(errp, 199c55bcb1fSGreg Kurz "Try without kernel-irqchip or with kernel-irqchip=off.\n"); 2000a3fd3dfSDavid Gibson return -1; 2017abc0c6dSGreg Kurz } 2020a3fd3dfSDavid Gibson 2030a3fd3dfSDavid Gibson return 0; 204273fef83SCédric Le Goater } 205273fef83SCédric Le Goater 20613db0cd9SCédric Le Goater /* 207ef01ed9dSCédric Le Goater * sPAPR IRQ frontend routines for devices 208ef01ed9dSCédric Le Goater */ 209ebd6be08SDavid Gibson #define ALL_INTCS(spapr_) \ 210ebd6be08SDavid Gibson { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 211ebd6be08SDavid Gibson 212ebd6be08SDavid Gibson int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 213ebd6be08SDavid Gibson PowerPCCPU *cpu, Error **errp) 214ebd6be08SDavid Gibson { 215ebd6be08SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 216ebd6be08SDavid Gibson int i; 217ebd6be08SDavid Gibson int rc; 218ebd6be08SDavid Gibson 219ebd6be08SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 220ebd6be08SDavid Gibson SpaprInterruptController *intc = intcs[i]; 221ebd6be08SDavid Gibson if (intc) { 222ebd6be08SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 223ebd6be08SDavid Gibson rc = sicc->cpu_intc_create(intc, cpu, errp); 224ebd6be08SDavid Gibson if (rc < 0) { 225ebd6be08SDavid Gibson return rc; 226ebd6be08SDavid Gibson } 227ebd6be08SDavid Gibson } 228ebd6be08SDavid Gibson } 229ebd6be08SDavid Gibson 230ebd6be08SDavid Gibson return 0; 231ebd6be08SDavid Gibson } 232ebd6be08SDavid Gibson 233d49e8a9bSCédric Le Goater void spapr_irq_cpu_intc_reset(SpaprMachineState *spapr, PowerPCCPU *cpu) 234d49e8a9bSCédric Le Goater { 235d49e8a9bSCédric Le Goater SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 236d49e8a9bSCédric Le Goater int i; 237d49e8a9bSCédric Le Goater 238d49e8a9bSCédric Le Goater for (i = 0; i < ARRAY_SIZE(intcs); i++) { 239d49e8a9bSCédric Le Goater SpaprInterruptController *intc = intcs[i]; 240d49e8a9bSCédric Le Goater if (intc) { 241d49e8a9bSCédric Le Goater SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 242d49e8a9bSCédric Le Goater sicc->cpu_intc_reset(intc, cpu); 243d49e8a9bSCédric Le Goater } 244d49e8a9bSCédric Le Goater } 245d49e8a9bSCédric Le Goater } 246d49e8a9bSCédric Le Goater 2470990ce6aSGreg Kurz void spapr_irq_cpu_intc_destroy(SpaprMachineState *spapr, PowerPCCPU *cpu) 2480990ce6aSGreg Kurz { 2490990ce6aSGreg Kurz SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 2500990ce6aSGreg Kurz int i; 2510990ce6aSGreg Kurz 2520990ce6aSGreg Kurz for (i = 0; i < ARRAY_SIZE(intcs); i++) { 2530990ce6aSGreg Kurz SpaprInterruptController *intc = intcs[i]; 2540990ce6aSGreg Kurz if (intc) { 2550990ce6aSGreg Kurz SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 2560990ce6aSGreg Kurz sicc->cpu_intc_destroy(intc, cpu); 2570990ce6aSGreg Kurz } 2580990ce6aSGreg Kurz } 2590990ce6aSGreg Kurz } 2600990ce6aSGreg Kurz 2617bcdbccaSDavid Gibson static void spapr_set_irq(void *opaque, int irq, int level) 2627bcdbccaSDavid Gibson { 2637bcdbccaSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(opaque); 2647bcdbccaSDavid Gibson SpaprInterruptControllerClass *sicc 2657bcdbccaSDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 2667bcdbccaSDavid Gibson 2677bcdbccaSDavid Gibson sicc->set_irq(spapr->active_intc, irq, level); 2687bcdbccaSDavid Gibson } 2697bcdbccaSDavid Gibson 270328d8eb2SDavid Gibson void spapr_irq_print_info(SpaprMachineState *spapr, Monitor *mon) 271328d8eb2SDavid Gibson { 272328d8eb2SDavid Gibson SpaprInterruptControllerClass *sicc 273328d8eb2SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 274*4abeadf6SPhilippe Mathieu-Daudé g_autoptr(GString) buf = g_string_new(""); 275*4abeadf6SPhilippe Mathieu-Daudé g_autoptr(HumanReadableText) info = NULL; 276328d8eb2SDavid Gibson 277*4abeadf6SPhilippe Mathieu-Daudé sicc->print_info(spapr->active_intc, buf); 278*4abeadf6SPhilippe Mathieu-Daudé info = human_readable_text_from_str(buf); 279*4abeadf6SPhilippe Mathieu-Daudé monitor_puts(mon, info->human_readable_text); 280328d8eb2SDavid Gibson } 281328d8eb2SDavid Gibson 28205289273SDavid Gibson void spapr_irq_dt(SpaprMachineState *spapr, uint32_t nr_servers, 28305289273SDavid Gibson void *fdt, uint32_t phandle) 28405289273SDavid Gibson { 28505289273SDavid Gibson SpaprInterruptControllerClass *sicc 28605289273SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 28705289273SDavid Gibson 28805289273SDavid Gibson sicc->dt(spapr->active_intc, nr_servers, fdt, phandle); 28905289273SDavid Gibson } 29005289273SDavid Gibson 2918cbe71ecSDavid Gibson uint32_t spapr_irq_nr_msis(SpaprMachineState *spapr) 2928cbe71ecSDavid Gibson { 29354255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 29454255c1fSDavid Gibson 29554255c1fSDavid Gibson if (smc->legacy_irq_allocation) { 29654255c1fSDavid Gibson return smc->nr_xirqs; 2978cbe71ecSDavid Gibson } else { 29854255c1fSDavid Gibson return SPAPR_XIRQ_BASE + smc->nr_xirqs - SPAPR_IRQ_MSI; 2998cbe71ecSDavid Gibson } 3008cbe71ecSDavid Gibson } 3018cbe71ecSDavid Gibson 302ce2918cbSDavid Gibson void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 303fab397d8SCédric Le Goater { 30454255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 3051a511340SGreg Kurz 3064376c40dSPaolo Bonzini if (kvm_enabled() && kvm_kernel_irqchip_split()) { 3071a511340SGreg Kurz error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 3081a511340SGreg Kurz return; 3091a511340SGreg Kurz } 3101a511340SGreg Kurz 3110a3fd3dfSDavid Gibson if (spapr_irq_check(spapr, errp) < 0) { 312273fef83SCédric Le Goater return; 313273fef83SCédric Le Goater } 314273fef83SCédric Le Goater 315fab397d8SCédric Le Goater /* Initialize the MSI IRQ allocator. */ 3168cbe71ecSDavid Gibson spapr_irq_msi_init(spapr); 317fab397d8SCédric Le Goater 318f478d9afSDavid Gibson if (spapr->irq->xics) { 319f478d9afSDavid Gibson Object *obj; 320f478d9afSDavid Gibson 321f478d9afSDavid Gibson obj = object_new(TYPE_ICS_SPAPR); 322f478d9afSDavid Gibson 323d2623129SMarkus Armbruster object_property_add_child(OBJECT(spapr), "ics", obj); 3245325cc34SMarkus Armbruster object_property_set_link(obj, ICS_PROP_XICS, OBJECT(spapr), 325b015a980SGreg Kurz &error_abort); 3265325cc34SMarkus Armbruster object_property_set_int(obj, "nr-irqs", smc->nr_xirqs, &error_abort); 327668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(obj), NULL, errp)) { 328f478d9afSDavid Gibson return; 329f478d9afSDavid Gibson } 330f478d9afSDavid Gibson 331f478d9afSDavid Gibson spapr->ics = ICS_SPAPR(obj); 332f478d9afSDavid Gibson } 333f478d9afSDavid Gibson 334f478d9afSDavid Gibson if (spapr->irq->xive) { 335f478d9afSDavid Gibson uint32_t nr_servers = spapr_max_server_number(spapr); 336f478d9afSDavid Gibson DeviceState *dev; 337f478d9afSDavid Gibson int i; 338f478d9afSDavid Gibson 3393e80f690SMarkus Armbruster dev = qdev_new(TYPE_SPAPR_XIVE); 3402df5c1f5SHarsh Prateek Bora qdev_prop_set_uint32(dev, "nr-irqs", smc->nr_xirqs + SPAPR_IRQ_NR_IPIS); 341f478d9afSDavid Gibson /* 342f478d9afSDavid Gibson * 8 XIVE END structures per CPU. One for each available 343f478d9afSDavid Gibson * priority 344f478d9afSDavid Gibson */ 345f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 3465325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "xive-fabric", OBJECT(spapr), 347d1214b81SGreg Kurz &error_abort); 3483c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 349f478d9afSDavid Gibson 350f478d9afSDavid Gibson spapr->xive = SPAPR_XIVE(dev); 351f478d9afSDavid Gibson 352f478d9afSDavid Gibson /* Enable the CPU IPIs */ 353f478d9afSDavid Gibson for (i = 0; i < nr_servers; ++i) { 3540b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 3550b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->xive); 3560b0e52b1SDavid Gibson 3570b0e52b1SDavid Gibson if (sicc->claim_irq(SPAPR_INTC(spapr->xive), SPAPR_IRQ_IPI + i, 358f478d9afSDavid Gibson false, errp) < 0) { 359f478d9afSDavid Gibson return; 360f478d9afSDavid Gibson } 361f478d9afSDavid Gibson } 362f478d9afSDavid Gibson 363f478d9afSDavid Gibson spapr_xive_hcall_init(spapr); 364f478d9afSDavid Gibson } 365872ff3deSCédric Le Goater 3667bcdbccaSDavid Gibson spapr->qirqs = qemu_allocate_irqs(spapr_set_irq, spapr, 3672df5c1f5SHarsh Prateek Bora smc->nr_xirqs + SPAPR_IRQ_NR_IPIS); 368b14848f5SDavid Gibson 369b14848f5SDavid Gibson /* 370b14848f5SDavid Gibson * Mostly we don't actually need this until reset, except that not 371b14848f5SDavid Gibson * having this set up can cause VFIO devices to issue a 372b14848f5SDavid Gibson * false-positive warning during realize(), because they don't yet 373b14848f5SDavid Gibson * have an in-kernel irq chip. 374b14848f5SDavid Gibson */ 375b14848f5SDavid Gibson spapr_irq_update_active_intc(spapr); 376fab397d8SCédric Le Goater } 377ef01ed9dSCédric Le Goater 378ce2918cbSDavid Gibson int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 379ef01ed9dSCédric Le Goater { 3800b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3810b0e52b1SDavid Gibson int i; 38254255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 3830b0e52b1SDavid Gibson int rc; 3840b0e52b1SDavid Gibson 385580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 38654255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 387580dde5eSDavid Gibson 3880b0e52b1SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 3890b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[i]; 3900b0e52b1SDavid Gibson if (intc) { 3910b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 3920b0e52b1SDavid Gibson rc = sicc->claim_irq(intc, irq, lsi, errp); 3930b0e52b1SDavid Gibson if (rc < 0) { 3940b0e52b1SDavid Gibson return rc; 3950b0e52b1SDavid Gibson } 3960b0e52b1SDavid Gibson } 3970b0e52b1SDavid Gibson } 3980b0e52b1SDavid Gibson 3990b0e52b1SDavid Gibson return 0; 400ef01ed9dSCédric Le Goater } 401ef01ed9dSCédric Le Goater 402ce2918cbSDavid Gibson void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 403ef01ed9dSCédric Le Goater { 4040b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 4050b0e52b1SDavid Gibson int i, j; 40654255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 407f233cee9SDavid Gibson 408580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 40954255c1fSDavid Gibson assert((irq + num) <= (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 410580dde5eSDavid Gibson 411f233cee9SDavid Gibson for (i = irq; i < (irq + num); i++) { 4120b0e52b1SDavid Gibson for (j = 0; j < ARRAY_SIZE(intcs); j++) { 4130b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[j]; 4140b0e52b1SDavid Gibson 4150b0e52b1SDavid Gibson if (intc) { 4160b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 4170b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(intc); 4180b0e52b1SDavid Gibson sicc->free_irq(intc, i); 4190b0e52b1SDavid Gibson } 4200b0e52b1SDavid Gibson } 421f233cee9SDavid Gibson } 422ef01ed9dSCédric Le Goater } 423ef01ed9dSCédric Le Goater 424ce2918cbSDavid Gibson qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 425ef01ed9dSCédric Le Goater { 42654255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 42754255c1fSDavid Gibson 428af186151SDavid Gibson /* 429af186151SDavid Gibson * This interface is basically for VIO and PHB devices to find the 430af186151SDavid Gibson * right qemu_irq to manipulate, so we only allow access to the 431af186151SDavid Gibson * external irqs for now. Currently anything which needs to 432af186151SDavid Gibson * access the IPIs most naturally gets there via the guest side 433af186151SDavid Gibson * interfaces, we can change this if we need to in future. 434af186151SDavid Gibson */ 435af186151SDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 43654255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 437af186151SDavid Gibson 438af186151SDavid Gibson if (spapr->ics) { 439af186151SDavid Gibson assert(ics_valid_irq(spapr->ics, irq)); 440af186151SDavid Gibson } 441af186151SDavid Gibson if (spapr->xive) { 442af186151SDavid Gibson assert(irq < spapr->xive->nr_irqs); 443af186151SDavid Gibson assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 444af186151SDavid Gibson } 445af186151SDavid Gibson 446af186151SDavid Gibson return spapr->qirqs[irq]; 447ef01ed9dSCédric Le Goater } 448ef01ed9dSCédric Le Goater 449ce2918cbSDavid Gibson int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 4501c53b06cSCédric Le Goater { 451605994e5SDavid Gibson SpaprInterruptControllerClass *sicc; 452605994e5SDavid Gibson 45381106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 454605994e5SDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 455605994e5SDavid Gibson return sicc->post_load(spapr->active_intc, version_id); 4561c53b06cSCédric Le Goater } 4571c53b06cSCédric Le Goater 458ce2918cbSDavid Gibson void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 459b2e22477SCédric Le Goater { 460e1588bcdSGreg Kurz assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 461e1588bcdSGreg Kurz 46281106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 463b2e22477SCédric Le Goater } 464b2e22477SCédric Le Goater 465ce2918cbSDavid Gibson int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 466ad62bff6SGreg Kurz { 46714789694SDavid Gibson const char *nodename = "interrupt-controller"; 468ad62bff6SGreg Kurz int offset, phandle; 469ad62bff6SGreg Kurz 470ad62bff6SGreg Kurz offset = fdt_subnode_offset(fdt, 0, nodename); 471ad62bff6SGreg Kurz if (offset < 0) { 47214789694SDavid Gibson error_setg(errp, "Can't find node \"%s\": %s", 47314789694SDavid Gibson nodename, fdt_strerror(offset)); 474ad62bff6SGreg Kurz return -1; 475ad62bff6SGreg Kurz } 476ad62bff6SGreg Kurz 477ad62bff6SGreg Kurz phandle = fdt_get_phandle(fdt, offset); 478ad62bff6SGreg Kurz if (!phandle) { 479ad62bff6SGreg Kurz error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 480ad62bff6SGreg Kurz return -1; 481ad62bff6SGreg Kurz } 482ad62bff6SGreg Kurz 483ad62bff6SGreg Kurz return phandle; 484ad62bff6SGreg Kurz } 485ad62bff6SGreg Kurz 48681106dddSDavid Gibson static void set_active_intc(SpaprMachineState *spapr, 48781106dddSDavid Gibson SpaprInterruptController *new_intc) 48881106dddSDavid Gibson { 48981106dddSDavid Gibson SpaprInterruptControllerClass *sicc; 4904ffb7496SGreg Kurz uint32_t nr_servers = spapr_max_server_number(spapr); 49181106dddSDavid Gibson 49281106dddSDavid Gibson assert(new_intc); 49381106dddSDavid Gibson 49481106dddSDavid Gibson if (new_intc == spapr->active_intc) { 49581106dddSDavid Gibson /* Nothing to do */ 49681106dddSDavid Gibson return; 49781106dddSDavid Gibson } 49881106dddSDavid Gibson 49981106dddSDavid Gibson if (spapr->active_intc) { 50081106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 50181106dddSDavid Gibson if (sicc->deactivate) { 50281106dddSDavid Gibson sicc->deactivate(spapr->active_intc); 50381106dddSDavid Gibson } 50481106dddSDavid Gibson } 50581106dddSDavid Gibson 50681106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(new_intc); 50781106dddSDavid Gibson if (sicc->activate) { 5084ffb7496SGreg Kurz sicc->activate(new_intc, nr_servers, &error_fatal); 50981106dddSDavid Gibson } 51081106dddSDavid Gibson 51181106dddSDavid Gibson spapr->active_intc = new_intc; 512e532e1d9SDavid Gibson 513e532e1d9SDavid Gibson /* 514e532e1d9SDavid Gibson * We've changed the kernel irqchip, let VFIO devices know they 515e532e1d9SDavid Gibson * need to readjust. 516e532e1d9SDavid Gibson */ 517e532e1d9SDavid Gibson kvm_irqchip_change_notify(); 51881106dddSDavid Gibson } 51981106dddSDavid Gibson 52081106dddSDavid Gibson void spapr_irq_update_active_intc(SpaprMachineState *spapr) 52181106dddSDavid Gibson { 52281106dddSDavid Gibson SpaprInterruptController *new_intc; 52381106dddSDavid Gibson 52481106dddSDavid Gibson if (!spapr->ics) { 52581106dddSDavid Gibson /* 52681106dddSDavid Gibson * XXX before we run CAS, ov5_cas is initialized empty, which 52781106dddSDavid Gibson * indicates XICS, even if we have ic-mode=xive. TODO: clean 52881106dddSDavid Gibson * up the CAS path so that we have a clearer way of handling 52981106dddSDavid Gibson * this. 53081106dddSDavid Gibson */ 53181106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 532b14848f5SDavid Gibson } else if (spapr->ov5_cas 533b14848f5SDavid Gibson && spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 53481106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 53581106dddSDavid Gibson } else { 53681106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->ics); 53781106dddSDavid Gibson } 53881106dddSDavid Gibson 53981106dddSDavid Gibson set_active_intc(spapr, new_intc); 54081106dddSDavid Gibson } 54181106dddSDavid Gibson 542ef01ed9dSCédric Le Goater /* 543ef01ed9dSCédric Le Goater * XICS legacy routines - to deprecate one day 544ef01ed9dSCédric Le Goater */ 545ef01ed9dSCédric Le Goater 546ef01ed9dSCédric Le Goater static int ics_find_free_block(ICSState *ics, int num, int alignnum) 547ef01ed9dSCédric Le Goater { 548ef01ed9dSCédric Le Goater int first, i; 549ef01ed9dSCédric Le Goater 550ef01ed9dSCédric Le Goater for (first = 0; first < ics->nr_irqs; first += alignnum) { 551ef01ed9dSCédric Le Goater if (num > (ics->nr_irqs - first)) { 552ef01ed9dSCédric Le Goater return -1; 553ef01ed9dSCédric Le Goater } 554ef01ed9dSCédric Le Goater for (i = first; i < first + num; ++i) { 5554a99d405SCédric Le Goater if (!ics_irq_free(ics, i)) { 556ef01ed9dSCédric Le Goater break; 557ef01ed9dSCédric Le Goater } 558ef01ed9dSCédric Le Goater } 559ef01ed9dSCédric Le Goater if (i == (first + num)) { 560ef01ed9dSCédric Le Goater return first; 561ef01ed9dSCédric Le Goater } 562ef01ed9dSCédric Le Goater } 563ef01ed9dSCédric Le Goater 564ef01ed9dSCédric Le Goater return -1; 565ef01ed9dSCédric Le Goater } 566ef01ed9dSCédric Le Goater 567ce2918cbSDavid Gibson int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 568ef01ed9dSCédric Le Goater { 569ef01ed9dSCédric Le Goater ICSState *ics = spapr->ics; 570ef01ed9dSCédric Le Goater int first = -1; 571ef01ed9dSCédric Le Goater 572ef01ed9dSCédric Le Goater assert(ics); 573ef01ed9dSCédric Le Goater 574ef01ed9dSCédric Le Goater /* 575ef01ed9dSCédric Le Goater * MSIMesage::data is used for storing VIRQ so 576ef01ed9dSCédric Le Goater * it has to be aligned to num to support multiple 577ef01ed9dSCédric Le Goater * MSI vectors. MSI-X is not affected by this. 578ef01ed9dSCédric Le Goater * The hint is used for the first IRQ, the rest should 579ef01ed9dSCédric Le Goater * be allocated continuously. 580ef01ed9dSCédric Le Goater */ 581ef01ed9dSCédric Le Goater if (align) { 582ef01ed9dSCédric Le Goater assert((num == 1) || (num == 2) || (num == 4) || 583ef01ed9dSCédric Le Goater (num == 8) || (num == 16) || (num == 32)); 584ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, num); 585ef01ed9dSCédric Le Goater } else { 586ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, 1); 587ef01ed9dSCédric Le Goater } 588ef01ed9dSCédric Le Goater 589ef01ed9dSCédric Le Goater if (first < 0) { 590ef01ed9dSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 591ef01ed9dSCédric Le Goater return -1; 592ef01ed9dSCédric Le Goater } 593ef01ed9dSCédric Le Goater 594ef01ed9dSCédric Le Goater return first + ics->offset; 595ef01ed9dSCédric Le Goater } 596ae837402SCédric Le Goater 597ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics_legacy = { 598ca62823bSDavid Gibson .xics = true, 599ca62823bSDavid Gibson .xive = false, 600ae837402SCédric Le Goater }; 601150e25f8SDavid Gibson 602150e25f8SDavid Gibson static void spapr_irq_register_types(void) 603150e25f8SDavid Gibson { 604150e25f8SDavid Gibson type_register_static(&spapr_intc_info); 605150e25f8SDavid Gibson } 606150e25f8SDavid Gibson 607150e25f8SDavid Gibson type_init(spapr_irq_register_types) 608