182cffa2eSCédric Le Goater /* 282cffa2eSCédric Le Goater * QEMU PowerPC sPAPR IRQ interface 382cffa2eSCédric Le Goater * 482cffa2eSCédric Le Goater * Copyright (c) 2018, IBM Corporation. 582cffa2eSCédric Le Goater * 682cffa2eSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 782cffa2eSCédric Le Goater * COPYING file in the top-level directory. 882cffa2eSCédric Le Goater */ 982cffa2eSCédric Le Goater 1082cffa2eSCédric Le Goater #include "qemu/osdep.h" 1182cffa2eSCédric Le Goater #include "qemu/log.h" 1282cffa2eSCédric Le Goater #include "qemu/error-report.h" 1382cffa2eSCédric Le Goater #include "qapi/error.h" 1464552b6bSMarkus Armbruster #include "hw/irq.h" 1582cffa2eSCédric Le Goater #include "hw/ppc/spapr.h" 16a28b9a5aSCédric Le Goater #include "hw/ppc/spapr_cpu_core.h" 17dcc345b6SCédric Le Goater #include "hw/ppc/spapr_xive.h" 1882cffa2eSCédric Le Goater #include "hw/ppc/xics.h" 19a51d5afcSThomas Huth #include "hw/ppc/xics_spapr.h" 20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 21273fef83SCédric Le Goater #include "cpu-models.h" 22*32cad1ffSPhilippe Mathieu-Daudé #include "system/kvm.h" 23ef01ed9dSCédric Le Goater 24ef01ed9dSCédric Le Goater #include "trace.h" 2582cffa2eSCédric Le Goater 262df5c1f5SHarsh Prateek Bora QEMU_BUILD_BUG_ON(SPAPR_IRQ_NR_IPIS > SPAPR_XIRQ_BASE); 272df5c1f5SHarsh Prateek Bora 28150e25f8SDavid Gibson static const TypeInfo spapr_intc_info = { 29150e25f8SDavid Gibson .name = TYPE_SPAPR_INTC, 30150e25f8SDavid Gibson .parent = TYPE_INTERFACE, 31150e25f8SDavid Gibson .class_size = sizeof(SpaprInterruptControllerClass), 32150e25f8SDavid Gibson }; 33150e25f8SDavid Gibson 348cbe71ecSDavid Gibson static void spapr_irq_msi_init(SpaprMachineState *spapr) 3582cffa2eSCédric Le Goater { 368cbe71ecSDavid Gibson if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 378cbe71ecSDavid Gibson /* Legacy mode doesn't use this allocator */ 388cbe71ecSDavid Gibson return; 398cbe71ecSDavid Gibson } 408cbe71ecSDavid Gibson 418cbe71ecSDavid Gibson spapr->irq_map_nr = spapr_irq_nr_msis(spapr); 4282cffa2eSCédric Le Goater spapr->irq_map = bitmap_new(spapr->irq_map_nr); 4382cffa2eSCédric Le Goater } 4482cffa2eSCédric Le Goater 45ce2918cbSDavid Gibson int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 4682cffa2eSCédric Le Goater Error **errp) 4782cffa2eSCédric Le Goater { 4882cffa2eSCédric Le Goater int irq; 4982cffa2eSCédric Le Goater 5082cffa2eSCédric Le Goater /* 5182cffa2eSCédric Le Goater * The 'align_mask' parameter of bitmap_find_next_zero_area() 5282cffa2eSCédric Le Goater * should be one less than a power of 2; 0 means no 5382cffa2eSCédric Le Goater * alignment. Adapt the 'align' value of the former allocator 5482cffa2eSCédric Le Goater * to fit the requirements of bitmap_find_next_zero_area() 5582cffa2eSCédric Le Goater */ 5682cffa2eSCédric Le Goater align -= 1; 5782cffa2eSCédric Le Goater 5882cffa2eSCédric Le Goater irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 5982cffa2eSCédric Le Goater align); 6082cffa2eSCédric Le Goater if (irq == spapr->irq_map_nr) { 6182cffa2eSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 6282cffa2eSCédric Le Goater return -1; 6382cffa2eSCédric Le Goater } 6482cffa2eSCédric Le Goater 6582cffa2eSCédric Le Goater bitmap_set(spapr->irq_map, irq, num); 6682cffa2eSCédric Le Goater 6782cffa2eSCédric Le Goater return irq + SPAPR_IRQ_MSI; 6882cffa2eSCédric Le Goater } 6982cffa2eSCédric Le Goater 70ce2918cbSDavid Gibson void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 7182cffa2eSCédric Le Goater { 7282cffa2eSCédric Le Goater bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 7382cffa2eSCédric Le Goater } 7482cffa2eSCédric Le Goater 754ffb7496SGreg Kurz int spapr_irq_init_kvm(SpaprInterruptControllerInitKvm fn, 760a17e0c3SDavid Gibson SpaprInterruptController *intc, 774ffb7496SGreg Kurz uint32_t nr_servers, 780a17e0c3SDavid Gibson Error **errp) 79ae805ea9SCédric Le Goater { 80ae805ea9SCédric Le Goater Error *local_err = NULL; 81ae805ea9SCédric Le Goater 824376c40dSPaolo Bonzini if (kvm_enabled() && kvm_kernel_irqchip_allowed()) { 834ffb7496SGreg Kurz if (fn(intc, nr_servers, &local_err) < 0) { 844376c40dSPaolo Bonzini if (kvm_kernel_irqchip_required()) { 85ae805ea9SCédric Le Goater error_prepend(&local_err, 86ae805ea9SCédric Le Goater "kernel_irqchip requested but unavailable: "); 87ae805ea9SCédric Le Goater error_propagate(errp, local_err); 880a17e0c3SDavid Gibson return -1; 89ae805ea9SCédric Le Goater } 90ae805ea9SCédric Le Goater 91ae805ea9SCédric Le Goater /* 92ae805ea9SCédric Le Goater * We failed to initialize the KVM device, fallback to 93ae805ea9SCédric Le Goater * emulated mode 94ae805ea9SCédric Le Goater */ 950a17e0c3SDavid Gibson error_prepend(&local_err, 960a17e0c3SDavid Gibson "kernel_irqchip allowed but unavailable: "); 970a17e0c3SDavid Gibson error_append_hint(&local_err, 980a17e0c3SDavid Gibson "Falling back to kernel-irqchip=off\n"); 99ae805ea9SCédric Le Goater warn_report_err(local_err); 100ae805ea9SCédric Le Goater } 101ae805ea9SCédric Le Goater } 102ef01ed9dSCédric Le Goater 1030a17e0c3SDavid Gibson return 0; 1040a17e0c3SDavid Gibson } 1050a17e0c3SDavid Gibson 106ef01ed9dSCédric Le Goater /* 107ef01ed9dSCédric Le Goater * XICS IRQ backend. 108ef01ed9dSCédric Le Goater */ 109ef01ed9dSCédric Le Goater 110ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics = { 111ca62823bSDavid Gibson .xics = true, 112ca62823bSDavid Gibson .xive = false, 113ef01ed9dSCédric Le Goater }; 114ef01ed9dSCédric Le Goater 115ef01ed9dSCédric Le Goater /* 116dcc345b6SCédric Le Goater * XIVE IRQ backend. 117dcc345b6SCédric Le Goater */ 118dcc345b6SCédric Le Goater 119ce2918cbSDavid Gibson SpaprIrq spapr_irq_xive = { 120ca62823bSDavid Gibson .xics = false, 121ca62823bSDavid Gibson .xive = true, 122dcc345b6SCédric Le Goater }; 123dcc345b6SCédric Le Goater 124dcc345b6SCédric Le Goater /* 12513db0cd9SCédric Le Goater * Dual XIVE and XICS IRQ backend. 12613db0cd9SCédric Le Goater * 12713db0cd9SCédric Le Goater * Both interrupt mode, XIVE and XICS, objects are created but the 12813db0cd9SCédric Le Goater * machine starts in legacy interrupt mode (XICS). It can be changed 12913db0cd9SCédric Le Goater * by the CAS negotiation process and, in that case, the new mode is 13013db0cd9SCédric Le Goater * activated after an extra machine reset. 13113db0cd9SCédric Le Goater */ 13213db0cd9SCédric Le Goater 13313db0cd9SCédric Le Goater /* 13413db0cd9SCédric Le Goater * Define values in sync with the XIVE and XICS backend 13513db0cd9SCédric Le Goater */ 136ce2918cbSDavid Gibson SpaprIrq spapr_irq_dual = { 137ca62823bSDavid Gibson .xics = true, 138ca62823bSDavid Gibson .xive = true, 13913db0cd9SCédric Le Goater }; 14013db0cd9SCédric Le Goater 141273fef83SCédric Le Goater 1420a3fd3dfSDavid Gibson static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 143273fef83SCédric Le Goater { 144c55bcb1fSGreg Kurz ERRP_GUARD(); 145273fef83SCédric Le Goater MachineState *machine = MACHINE(spapr); 146273fef83SCédric Le Goater 147273fef83SCédric Le Goater /* 148273fef83SCédric Le Goater * Sanity checks on non-P9 machines. On these, XIVE is not 149273fef83SCédric Le Goater * advertised, see spapr_dt_ov5_platform_support() 150273fef83SCédric Le Goater */ 151273fef83SCédric Le Goater if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 152273fef83SCédric Le Goater 0, spapr->max_compat_pvr)) { 153273fef83SCédric Le Goater /* 154273fef83SCédric Le Goater * If the 'dual' interrupt mode is selected, force XICS as CAS 155273fef83SCédric Le Goater * negotiation is useless. 156273fef83SCédric Le Goater */ 157273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_dual) { 158273fef83SCédric Le Goater spapr->irq = &spapr_irq_xics; 1590a3fd3dfSDavid Gibson return 0; 160273fef83SCédric Le Goater } 161273fef83SCédric Le Goater 162273fef83SCédric Le Goater /* 163273fef83SCédric Le Goater * Non-P9 machines using only XIVE is a bogus setup. We have two 164273fef83SCédric Le Goater * scenarios to take into account because of the compat mode: 165273fef83SCédric Le Goater * 166273fef83SCédric Le Goater * 1. POWER7/8 machines should fail to init later on when creating 167273fef83SCédric Le Goater * the XIVE interrupt presenters because a POWER9 exception 168273fef83SCédric Le Goater * model is required. 169273fef83SCédric Le Goater 170273fef83SCédric Le Goater * 2. POWER9 machines using the POWER8 compat mode won't fail and 171273fef83SCédric Le Goater * will let the OS boot with a partial XIVE setup : DT 172273fef83SCédric Le Goater * properties but no hcalls. 173273fef83SCédric Le Goater * 174273fef83SCédric Le Goater * To cover both and not confuse the OS, add an early failure in 175273fef83SCédric Le Goater * QEMU. 176273fef83SCédric Le Goater */ 177b31911c6SCédric Le Goater if (!spapr->irq->xics) { 178273fef83SCédric Le Goater error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 1790a3fd3dfSDavid Gibson return -1; 180273fef83SCédric Le Goater } 181273fef83SCédric Le Goater } 1827abc0c6dSGreg Kurz 1837abc0c6dSGreg Kurz /* 1847abc0c6dSGreg Kurz * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 185c55bcb1fSGreg Kurz * re-created. Same happens with KVM nested guests. Detect that early to 186c55bcb1fSGreg Kurz * avoid QEMU to exit later when the guest reboots. 1877abc0c6dSGreg Kurz */ 1887abc0c6dSGreg Kurz if (kvm_enabled() && 1897abc0c6dSGreg Kurz spapr->irq == &spapr_irq_dual && 1904376c40dSPaolo Bonzini kvm_kernel_irqchip_required() && 1910b66209dSGreg Kurz xics_kvm_has_broken_disconnect()) { 192c55bcb1fSGreg Kurz error_setg(errp, 193c55bcb1fSGreg Kurz "KVM is incompatible with ic-mode=dual,kernel-irqchip=on"); 194c55bcb1fSGreg Kurz error_append_hint(errp, 195c55bcb1fSGreg Kurz "This can happen with an old KVM or in a KVM nested guest.\n"); 196c55bcb1fSGreg Kurz error_append_hint(errp, 197c55bcb1fSGreg Kurz "Try without kernel-irqchip or with kernel-irqchip=off.\n"); 1980a3fd3dfSDavid Gibson return -1; 1997abc0c6dSGreg Kurz } 2000a3fd3dfSDavid Gibson 2010a3fd3dfSDavid Gibson return 0; 202273fef83SCédric Le Goater } 203273fef83SCédric Le Goater 20413db0cd9SCédric Le Goater /* 205ef01ed9dSCédric Le Goater * sPAPR IRQ frontend routines for devices 206ef01ed9dSCédric Le Goater */ 207ebd6be08SDavid Gibson #define ALL_INTCS(spapr_) \ 208ebd6be08SDavid Gibson { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 209ebd6be08SDavid Gibson 210ebd6be08SDavid Gibson int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 211ebd6be08SDavid Gibson PowerPCCPU *cpu, Error **errp) 212ebd6be08SDavid Gibson { 213ebd6be08SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 214ebd6be08SDavid Gibson int i; 215ebd6be08SDavid Gibson int rc; 216ebd6be08SDavid Gibson 217ebd6be08SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 218ebd6be08SDavid Gibson SpaprInterruptController *intc = intcs[i]; 219ebd6be08SDavid Gibson if (intc) { 220ebd6be08SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 221ebd6be08SDavid Gibson rc = sicc->cpu_intc_create(intc, cpu, errp); 222ebd6be08SDavid Gibson if (rc < 0) { 223ebd6be08SDavid Gibson return rc; 224ebd6be08SDavid Gibson } 225ebd6be08SDavid Gibson } 226ebd6be08SDavid Gibson } 227ebd6be08SDavid Gibson 228ebd6be08SDavid Gibson return 0; 229ebd6be08SDavid Gibson } 230ebd6be08SDavid Gibson 231d49e8a9bSCédric Le Goater void spapr_irq_cpu_intc_reset(SpaprMachineState *spapr, PowerPCCPU *cpu) 232d49e8a9bSCédric Le Goater { 233d49e8a9bSCédric Le Goater SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 234d49e8a9bSCédric Le Goater int i; 235d49e8a9bSCédric Le Goater 236d49e8a9bSCédric Le Goater for (i = 0; i < ARRAY_SIZE(intcs); i++) { 237d49e8a9bSCédric Le Goater SpaprInterruptController *intc = intcs[i]; 238d49e8a9bSCédric Le Goater if (intc) { 239d49e8a9bSCédric Le Goater SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 240d49e8a9bSCédric Le Goater sicc->cpu_intc_reset(intc, cpu); 241d49e8a9bSCédric Le Goater } 242d49e8a9bSCédric Le Goater } 243d49e8a9bSCédric Le Goater } 244d49e8a9bSCédric Le Goater 2450990ce6aSGreg Kurz void spapr_irq_cpu_intc_destroy(SpaprMachineState *spapr, PowerPCCPU *cpu) 2460990ce6aSGreg Kurz { 2470990ce6aSGreg Kurz SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 2480990ce6aSGreg Kurz int i; 2490990ce6aSGreg Kurz 2500990ce6aSGreg Kurz for (i = 0; i < ARRAY_SIZE(intcs); i++) { 2510990ce6aSGreg Kurz SpaprInterruptController *intc = intcs[i]; 2520990ce6aSGreg Kurz if (intc) { 2530990ce6aSGreg Kurz SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 2540990ce6aSGreg Kurz sicc->cpu_intc_destroy(intc, cpu); 2550990ce6aSGreg Kurz } 2560990ce6aSGreg Kurz } 2570990ce6aSGreg Kurz } 2580990ce6aSGreg Kurz 2597bcdbccaSDavid Gibson static void spapr_set_irq(void *opaque, int irq, int level) 2607bcdbccaSDavid Gibson { 2617bcdbccaSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(opaque); 2627bcdbccaSDavid Gibson SpaprInterruptControllerClass *sicc 2637bcdbccaSDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 2647bcdbccaSDavid Gibson 2657bcdbccaSDavid Gibson sicc->set_irq(spapr->active_intc, irq, level); 2667bcdbccaSDavid Gibson } 2677bcdbccaSDavid Gibson 268f50bb2a2SPhilippe Mathieu-Daudé void spapr_irq_print_info(SpaprMachineState *spapr, GString *buf) 269328d8eb2SDavid Gibson { 270328d8eb2SDavid Gibson SpaprInterruptControllerClass *sicc 271328d8eb2SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 272328d8eb2SDavid Gibson 2734abeadf6SPhilippe Mathieu-Daudé sicc->print_info(spapr->active_intc, buf); 274328d8eb2SDavid Gibson } 275328d8eb2SDavid Gibson 27605289273SDavid Gibson void spapr_irq_dt(SpaprMachineState *spapr, uint32_t nr_servers, 27705289273SDavid Gibson void *fdt, uint32_t phandle) 27805289273SDavid Gibson { 27905289273SDavid Gibson SpaprInterruptControllerClass *sicc 28005289273SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->active_intc); 28105289273SDavid Gibson 28205289273SDavid Gibson sicc->dt(spapr->active_intc, nr_servers, fdt, phandle); 28305289273SDavid Gibson } 28405289273SDavid Gibson 2858cbe71ecSDavid Gibson uint32_t spapr_irq_nr_msis(SpaprMachineState *spapr) 2868cbe71ecSDavid Gibson { 28754255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 28854255c1fSDavid Gibson 28954255c1fSDavid Gibson if (smc->legacy_irq_allocation) { 29054255c1fSDavid Gibson return smc->nr_xirqs; 2918cbe71ecSDavid Gibson } else { 29254255c1fSDavid Gibson return SPAPR_XIRQ_BASE + smc->nr_xirqs - SPAPR_IRQ_MSI; 2938cbe71ecSDavid Gibson } 2948cbe71ecSDavid Gibson } 2958cbe71ecSDavid Gibson 296ce2918cbSDavid Gibson void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 297fab397d8SCédric Le Goater { 29854255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 2991a511340SGreg Kurz 3004376c40dSPaolo Bonzini if (kvm_enabled() && kvm_kernel_irqchip_split()) { 3011a511340SGreg Kurz error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 3021a511340SGreg Kurz return; 3031a511340SGreg Kurz } 3041a511340SGreg Kurz 3050a3fd3dfSDavid Gibson if (spapr_irq_check(spapr, errp) < 0) { 306273fef83SCédric Le Goater return; 307273fef83SCédric Le Goater } 308273fef83SCédric Le Goater 309fab397d8SCédric Le Goater /* Initialize the MSI IRQ allocator. */ 3108cbe71ecSDavid Gibson spapr_irq_msi_init(spapr); 311fab397d8SCédric Le Goater 312f478d9afSDavid Gibson if (spapr->irq->xics) { 313f478d9afSDavid Gibson Object *obj; 314f478d9afSDavid Gibson 315f478d9afSDavid Gibson obj = object_new(TYPE_ICS_SPAPR); 316f478d9afSDavid Gibson 317d2623129SMarkus Armbruster object_property_add_child(OBJECT(spapr), "ics", obj); 3185325cc34SMarkus Armbruster object_property_set_link(obj, ICS_PROP_XICS, OBJECT(spapr), 319b015a980SGreg Kurz &error_abort); 3205325cc34SMarkus Armbruster object_property_set_int(obj, "nr-irqs", smc->nr_xirqs, &error_abort); 321668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(obj), NULL, errp)) { 322f478d9afSDavid Gibson return; 323f478d9afSDavid Gibson } 324f478d9afSDavid Gibson 325f478d9afSDavid Gibson spapr->ics = ICS_SPAPR(obj); 326f478d9afSDavid Gibson } 327f478d9afSDavid Gibson 328f478d9afSDavid Gibson if (spapr->irq->xive) { 329f478d9afSDavid Gibson uint32_t nr_servers = spapr_max_server_number(spapr); 330f478d9afSDavid Gibson DeviceState *dev; 331f478d9afSDavid Gibson int i; 332f478d9afSDavid Gibson 3333e80f690SMarkus Armbruster dev = qdev_new(TYPE_SPAPR_XIVE); 3342df5c1f5SHarsh Prateek Bora qdev_prop_set_uint32(dev, "nr-irqs", smc->nr_xirqs + SPAPR_IRQ_NR_IPIS); 335f478d9afSDavid Gibson /* 336f478d9afSDavid Gibson * 8 XIVE END structures per CPU. One for each available 337f478d9afSDavid Gibson * priority 338f478d9afSDavid Gibson */ 339f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 3405325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "xive-fabric", OBJECT(spapr), 341d1214b81SGreg Kurz &error_abort); 3423c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 343f478d9afSDavid Gibson 344f478d9afSDavid Gibson spapr->xive = SPAPR_XIVE(dev); 345f478d9afSDavid Gibson 346f478d9afSDavid Gibson /* Enable the CPU IPIs */ 347f478d9afSDavid Gibson for (i = 0; i < nr_servers; ++i) { 3480b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 3490b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->xive); 3500b0e52b1SDavid Gibson 3510b0e52b1SDavid Gibson if (sicc->claim_irq(SPAPR_INTC(spapr->xive), SPAPR_IRQ_IPI + i, 352f478d9afSDavid Gibson false, errp) < 0) { 353f478d9afSDavid Gibson return; 354f478d9afSDavid Gibson } 355f478d9afSDavid Gibson } 356f478d9afSDavid Gibson 357f478d9afSDavid Gibson spapr_xive_hcall_init(spapr); 358f478d9afSDavid Gibson } 359872ff3deSCédric Le Goater 3607bcdbccaSDavid Gibson spapr->qirqs = qemu_allocate_irqs(spapr_set_irq, spapr, 3612df5c1f5SHarsh Prateek Bora smc->nr_xirqs + SPAPR_IRQ_NR_IPIS); 362b14848f5SDavid Gibson 363b14848f5SDavid Gibson /* 364b14848f5SDavid Gibson * Mostly we don't actually need this until reset, except that not 365b14848f5SDavid Gibson * having this set up can cause VFIO devices to issue a 366b14848f5SDavid Gibson * false-positive warning during realize(), because they don't yet 367b14848f5SDavid Gibson * have an in-kernel irq chip. 368b14848f5SDavid Gibson */ 369b14848f5SDavid Gibson spapr_irq_update_active_intc(spapr); 370fab397d8SCédric Le Goater } 371ef01ed9dSCédric Le Goater 372ce2918cbSDavid Gibson int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 373ef01ed9dSCédric Le Goater { 3740b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3750b0e52b1SDavid Gibson int i; 37654255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 3770b0e52b1SDavid Gibson int rc; 3780b0e52b1SDavid Gibson 379580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 38054255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 381580dde5eSDavid Gibson 3820b0e52b1SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 3830b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[i]; 3840b0e52b1SDavid Gibson if (intc) { 3850b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 3860b0e52b1SDavid Gibson rc = sicc->claim_irq(intc, irq, lsi, errp); 3870b0e52b1SDavid Gibson if (rc < 0) { 3880b0e52b1SDavid Gibson return rc; 3890b0e52b1SDavid Gibson } 3900b0e52b1SDavid Gibson } 3910b0e52b1SDavid Gibson } 3920b0e52b1SDavid Gibson 3930b0e52b1SDavid Gibson return 0; 394ef01ed9dSCédric Le Goater } 395ef01ed9dSCédric Le Goater 396ce2918cbSDavid Gibson void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 397ef01ed9dSCédric Le Goater { 3980b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 3990b0e52b1SDavid Gibson int i, j; 40054255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 401f233cee9SDavid Gibson 402580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 40354255c1fSDavid Gibson assert((irq + num) <= (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 404580dde5eSDavid Gibson 405f233cee9SDavid Gibson for (i = irq; i < (irq + num); i++) { 4060b0e52b1SDavid Gibson for (j = 0; j < ARRAY_SIZE(intcs); j++) { 4070b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[j]; 4080b0e52b1SDavid Gibson 4090b0e52b1SDavid Gibson if (intc) { 4100b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 4110b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(intc); 4120b0e52b1SDavid Gibson sicc->free_irq(intc, i); 4130b0e52b1SDavid Gibson } 4140b0e52b1SDavid Gibson } 415f233cee9SDavid Gibson } 416ef01ed9dSCédric Le Goater } 417ef01ed9dSCédric Le Goater 418ce2918cbSDavid Gibson qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 419ef01ed9dSCédric Le Goater { 42054255c1fSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); 42154255c1fSDavid Gibson 422af186151SDavid Gibson /* 423af186151SDavid Gibson * This interface is basically for VIO and PHB devices to find the 424af186151SDavid Gibson * right qemu_irq to manipulate, so we only allow access to the 425af186151SDavid Gibson * external irqs for now. Currently anything which needs to 426af186151SDavid Gibson * access the IPIs most naturally gets there via the guest side 427af186151SDavid Gibson * interfaces, we can change this if we need to in future. 428af186151SDavid Gibson */ 429af186151SDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 43054255c1fSDavid Gibson assert(irq < (smc->nr_xirqs + SPAPR_XIRQ_BASE)); 431af186151SDavid Gibson 432af186151SDavid Gibson if (spapr->ics) { 433af186151SDavid Gibson assert(ics_valid_irq(spapr->ics, irq)); 434af186151SDavid Gibson } 435af186151SDavid Gibson if (spapr->xive) { 436af186151SDavid Gibson assert(irq < spapr->xive->nr_irqs); 437af186151SDavid Gibson assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 438af186151SDavid Gibson } 439af186151SDavid Gibson 440af186151SDavid Gibson return spapr->qirqs[irq]; 441ef01ed9dSCédric Le Goater } 442ef01ed9dSCédric Le Goater 443ce2918cbSDavid Gibson int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 4441c53b06cSCédric Le Goater { 445605994e5SDavid Gibson SpaprInterruptControllerClass *sicc; 446605994e5SDavid Gibson 44781106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 448605994e5SDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 449605994e5SDavid Gibson return sicc->post_load(spapr->active_intc, version_id); 4501c53b06cSCédric Le Goater } 4511c53b06cSCédric Le Goater 452ce2918cbSDavid Gibson void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 453b2e22477SCédric Le Goater { 454e1588bcdSGreg Kurz assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 455e1588bcdSGreg Kurz 45681106dddSDavid Gibson spapr_irq_update_active_intc(spapr); 457b2e22477SCédric Le Goater } 458b2e22477SCédric Le Goater 459ce2918cbSDavid Gibson int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 460ad62bff6SGreg Kurz { 46114789694SDavid Gibson const char *nodename = "interrupt-controller"; 462ad62bff6SGreg Kurz int offset, phandle; 463ad62bff6SGreg Kurz 464ad62bff6SGreg Kurz offset = fdt_subnode_offset(fdt, 0, nodename); 465ad62bff6SGreg Kurz if (offset < 0) { 46614789694SDavid Gibson error_setg(errp, "Can't find node \"%s\": %s", 46714789694SDavid Gibson nodename, fdt_strerror(offset)); 468ad62bff6SGreg Kurz return -1; 469ad62bff6SGreg Kurz } 470ad62bff6SGreg Kurz 471ad62bff6SGreg Kurz phandle = fdt_get_phandle(fdt, offset); 472ad62bff6SGreg Kurz if (!phandle) { 473ad62bff6SGreg Kurz error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 474ad62bff6SGreg Kurz return -1; 475ad62bff6SGreg Kurz } 476ad62bff6SGreg Kurz 477ad62bff6SGreg Kurz return phandle; 478ad62bff6SGreg Kurz } 479ad62bff6SGreg Kurz 48081106dddSDavid Gibson static void set_active_intc(SpaprMachineState *spapr, 48181106dddSDavid Gibson SpaprInterruptController *new_intc) 48281106dddSDavid Gibson { 48381106dddSDavid Gibson SpaprInterruptControllerClass *sicc; 4844ffb7496SGreg Kurz uint32_t nr_servers = spapr_max_server_number(spapr); 48581106dddSDavid Gibson 48681106dddSDavid Gibson assert(new_intc); 48781106dddSDavid Gibson 48881106dddSDavid Gibson if (new_intc == spapr->active_intc) { 48981106dddSDavid Gibson /* Nothing to do */ 49081106dddSDavid Gibson return; 49181106dddSDavid Gibson } 49281106dddSDavid Gibson 49381106dddSDavid Gibson if (spapr->active_intc) { 49481106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(spapr->active_intc); 49581106dddSDavid Gibson if (sicc->deactivate) { 49681106dddSDavid Gibson sicc->deactivate(spapr->active_intc); 49781106dddSDavid Gibson } 49881106dddSDavid Gibson } 49981106dddSDavid Gibson 50081106dddSDavid Gibson sicc = SPAPR_INTC_GET_CLASS(new_intc); 50181106dddSDavid Gibson if (sicc->activate) { 5024ffb7496SGreg Kurz sicc->activate(new_intc, nr_servers, &error_fatal); 50381106dddSDavid Gibson } 50481106dddSDavid Gibson 50581106dddSDavid Gibson spapr->active_intc = new_intc; 506e532e1d9SDavid Gibson 507e532e1d9SDavid Gibson /* 508e532e1d9SDavid Gibson * We've changed the kernel irqchip, let VFIO devices know they 509e532e1d9SDavid Gibson * need to readjust. 510e532e1d9SDavid Gibson */ 511e532e1d9SDavid Gibson kvm_irqchip_change_notify(); 51281106dddSDavid Gibson } 51381106dddSDavid Gibson 51481106dddSDavid Gibson void spapr_irq_update_active_intc(SpaprMachineState *spapr) 51581106dddSDavid Gibson { 51681106dddSDavid Gibson SpaprInterruptController *new_intc; 51781106dddSDavid Gibson 51881106dddSDavid Gibson if (!spapr->ics) { 51981106dddSDavid Gibson /* 52081106dddSDavid Gibson * XXX before we run CAS, ov5_cas is initialized empty, which 52181106dddSDavid Gibson * indicates XICS, even if we have ic-mode=xive. TODO: clean 52281106dddSDavid Gibson * up the CAS path so that we have a clearer way of handling 52381106dddSDavid Gibson * this. 52481106dddSDavid Gibson */ 52581106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 526b14848f5SDavid Gibson } else if (spapr->ov5_cas 527b14848f5SDavid Gibson && spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 52881106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->xive); 52981106dddSDavid Gibson } else { 53081106dddSDavid Gibson new_intc = SPAPR_INTC(spapr->ics); 53181106dddSDavid Gibson } 53281106dddSDavid Gibson 53381106dddSDavid Gibson set_active_intc(spapr, new_intc); 53481106dddSDavid Gibson } 53581106dddSDavid Gibson 536ef01ed9dSCédric Le Goater /* 537ef01ed9dSCédric Le Goater * XICS legacy routines - to deprecate one day 538ef01ed9dSCédric Le Goater */ 539ef01ed9dSCédric Le Goater 540ef01ed9dSCédric Le Goater static int ics_find_free_block(ICSState *ics, int num, int alignnum) 541ef01ed9dSCédric Le Goater { 542ef01ed9dSCédric Le Goater int first, i; 543ef01ed9dSCédric Le Goater 544ef01ed9dSCédric Le Goater for (first = 0; first < ics->nr_irqs; first += alignnum) { 545ef01ed9dSCédric Le Goater if (num > (ics->nr_irqs - first)) { 546ef01ed9dSCédric Le Goater return -1; 547ef01ed9dSCédric Le Goater } 548ef01ed9dSCédric Le Goater for (i = first; i < first + num; ++i) { 5494a99d405SCédric Le Goater if (!ics_irq_free(ics, i)) { 550ef01ed9dSCédric Le Goater break; 551ef01ed9dSCédric Le Goater } 552ef01ed9dSCédric Le Goater } 553ef01ed9dSCédric Le Goater if (i == (first + num)) { 554ef01ed9dSCédric Le Goater return first; 555ef01ed9dSCédric Le Goater } 556ef01ed9dSCédric Le Goater } 557ef01ed9dSCédric Le Goater 558ef01ed9dSCédric Le Goater return -1; 559ef01ed9dSCédric Le Goater } 560ef01ed9dSCédric Le Goater 561ce2918cbSDavid Gibson int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 562ef01ed9dSCédric Le Goater { 563ef01ed9dSCédric Le Goater ICSState *ics = spapr->ics; 564ef01ed9dSCédric Le Goater int first = -1; 565ef01ed9dSCédric Le Goater 566ef01ed9dSCédric Le Goater assert(ics); 567ef01ed9dSCédric Le Goater 568ef01ed9dSCédric Le Goater /* 569ef01ed9dSCédric Le Goater * MSIMesage::data is used for storing VIRQ so 570ef01ed9dSCédric Le Goater * it has to be aligned to num to support multiple 571ef01ed9dSCédric Le Goater * MSI vectors. MSI-X is not affected by this. 572ef01ed9dSCédric Le Goater * The hint is used for the first IRQ, the rest should 573ef01ed9dSCédric Le Goater * be allocated continuously. 574ef01ed9dSCédric Le Goater */ 575ef01ed9dSCédric Le Goater if (align) { 576ef01ed9dSCédric Le Goater assert((num == 1) || (num == 2) || (num == 4) || 577ef01ed9dSCédric Le Goater (num == 8) || (num == 16) || (num == 32)); 578ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, num); 579ef01ed9dSCédric Le Goater } else { 580ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, 1); 581ef01ed9dSCédric Le Goater } 582ef01ed9dSCédric Le Goater 583ef01ed9dSCédric Le Goater if (first < 0) { 584ef01ed9dSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 585ef01ed9dSCédric Le Goater return -1; 586ef01ed9dSCédric Le Goater } 587ef01ed9dSCédric Le Goater 588ef01ed9dSCédric Le Goater return first + ics->offset; 589ef01ed9dSCédric Le Goater } 590ae837402SCédric Le Goater 591ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics_legacy = { 592ca62823bSDavid Gibson .xics = true, 593ca62823bSDavid Gibson .xive = false, 594ae837402SCédric Le Goater }; 595150e25f8SDavid Gibson 596150e25f8SDavid Gibson static void spapr_irq_register_types(void) 597150e25f8SDavid Gibson { 598150e25f8SDavid Gibson type_register_static(&spapr_intc_info); 599150e25f8SDavid Gibson } 600150e25f8SDavid Gibson 601150e25f8SDavid Gibson type_init(spapr_irq_register_types) 602