182cffa2eSCédric Le Goater /* 282cffa2eSCédric Le Goater * QEMU PowerPC sPAPR IRQ interface 382cffa2eSCédric Le Goater * 482cffa2eSCédric Le Goater * Copyright (c) 2018, IBM Corporation. 582cffa2eSCédric Le Goater * 682cffa2eSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 782cffa2eSCédric Le Goater * COPYING file in the top-level directory. 882cffa2eSCédric Le Goater */ 982cffa2eSCédric Le Goater 1082cffa2eSCédric Le Goater #include "qemu/osdep.h" 1182cffa2eSCédric Le Goater #include "qemu/log.h" 1282cffa2eSCédric Le Goater #include "qemu/error-report.h" 1382cffa2eSCédric Le Goater #include "qapi/error.h" 1464552b6bSMarkus Armbruster #include "hw/irq.h" 1582cffa2eSCédric Le Goater #include "hw/ppc/spapr.h" 16a28b9a5aSCédric Le Goater #include "hw/ppc/spapr_cpu_core.h" 17dcc345b6SCédric Le Goater #include "hw/ppc/spapr_xive.h" 1882cffa2eSCédric Le Goater #include "hw/ppc/xics.h" 19a51d5afcSThomas Huth #include "hw/ppc/xics_spapr.h" 20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 21273fef83SCédric Le Goater #include "cpu-models.h" 22ef01ed9dSCédric Le Goater #include "sysemu/kvm.h" 23ef01ed9dSCédric Le Goater 24ef01ed9dSCédric Le Goater #include "trace.h" 2582cffa2eSCédric Le Goater 26150e25f8SDavid Gibson static const TypeInfo spapr_intc_info = { 27150e25f8SDavid Gibson .name = TYPE_SPAPR_INTC, 28150e25f8SDavid Gibson .parent = TYPE_INTERFACE, 29150e25f8SDavid Gibson .class_size = sizeof(SpaprInterruptControllerClass), 30150e25f8SDavid Gibson }; 31150e25f8SDavid Gibson 32ce2918cbSDavid Gibson void spapr_irq_msi_init(SpaprMachineState *spapr, uint32_t nr_msis) 3382cffa2eSCédric Le Goater { 3482cffa2eSCédric Le Goater spapr->irq_map_nr = nr_msis; 3582cffa2eSCédric Le Goater spapr->irq_map = bitmap_new(spapr->irq_map_nr); 3682cffa2eSCédric Le Goater } 3782cffa2eSCédric Le Goater 38ce2918cbSDavid Gibson int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, 3982cffa2eSCédric Le Goater Error **errp) 4082cffa2eSCédric Le Goater { 4182cffa2eSCédric Le Goater int irq; 4282cffa2eSCédric Le Goater 4382cffa2eSCédric Le Goater /* 4482cffa2eSCédric Le Goater * The 'align_mask' parameter of bitmap_find_next_zero_area() 4582cffa2eSCédric Le Goater * should be one less than a power of 2; 0 means no 4682cffa2eSCédric Le Goater * alignment. Adapt the 'align' value of the former allocator 4782cffa2eSCédric Le Goater * to fit the requirements of bitmap_find_next_zero_area() 4882cffa2eSCédric Le Goater */ 4982cffa2eSCédric Le Goater align -= 1; 5082cffa2eSCédric Le Goater 5182cffa2eSCédric Le Goater irq = bitmap_find_next_zero_area(spapr->irq_map, spapr->irq_map_nr, 0, num, 5282cffa2eSCédric Le Goater align); 5382cffa2eSCédric Le Goater if (irq == spapr->irq_map_nr) { 5482cffa2eSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 5582cffa2eSCédric Le Goater return -1; 5682cffa2eSCédric Le Goater } 5782cffa2eSCédric Le Goater 5882cffa2eSCédric Le Goater bitmap_set(spapr->irq_map, irq, num); 5982cffa2eSCédric Le Goater 6082cffa2eSCédric Le Goater return irq + SPAPR_IRQ_MSI; 6182cffa2eSCédric Le Goater } 6282cffa2eSCédric Le Goater 63ce2918cbSDavid Gibson void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num) 6482cffa2eSCédric Le Goater { 6582cffa2eSCédric Le Goater bitmap_clear(spapr->irq_map, irq - SPAPR_IRQ_MSI, num); 6682cffa2eSCédric Le Goater } 6782cffa2eSCédric Le Goater 68d0e9bc04SCédric Le Goater static void spapr_irq_init_kvm(SpaprMachineState *spapr, 69ae805ea9SCédric Le Goater SpaprIrq *irq, Error **errp) 70ae805ea9SCédric Le Goater { 71ae805ea9SCédric Le Goater MachineState *machine = MACHINE(spapr); 72ae805ea9SCédric Le Goater Error *local_err = NULL; 73ae805ea9SCédric Le Goater 74ae805ea9SCédric Le Goater if (kvm_enabled() && machine_kernel_irqchip_allowed(machine)) { 75ae805ea9SCédric Le Goater irq->init_kvm(spapr, &local_err); 76ae805ea9SCédric Le Goater if (local_err && machine_kernel_irqchip_required(machine)) { 77ae805ea9SCédric Le Goater error_prepend(&local_err, 78ae805ea9SCédric Le Goater "kernel_irqchip requested but unavailable: "); 79ae805ea9SCédric Le Goater error_propagate(errp, local_err); 80ae805ea9SCédric Le Goater return; 81ae805ea9SCédric Le Goater } 82ae805ea9SCédric Le Goater 83ae805ea9SCédric Le Goater if (!local_err) { 84ae805ea9SCédric Le Goater return; 85ae805ea9SCédric Le Goater } 86ae805ea9SCédric Le Goater 87ae805ea9SCédric Le Goater /* 88ae805ea9SCédric Le Goater * We failed to initialize the KVM device, fallback to 89ae805ea9SCédric Le Goater * emulated mode 90ae805ea9SCédric Le Goater */ 91ae805ea9SCédric Le Goater error_prepend(&local_err, "kernel_irqchip allowed but unavailable: "); 92f5bda010SGreg Kurz error_append_hint(&local_err, "Falling back to kernel-irqchip=off\n"); 93ae805ea9SCédric Le Goater warn_report_err(local_err); 94ae805ea9SCédric Le Goater } 95ae805ea9SCédric Le Goater } 96ef01ed9dSCédric Le Goater 97ef01ed9dSCédric Le Goater /* 98ef01ed9dSCédric Le Goater * XICS IRQ backend. 99ef01ed9dSCédric Le Goater */ 100ef01ed9dSCédric Le Goater 101ce2918cbSDavid Gibson static void spapr_irq_print_info_xics(SpaprMachineState *spapr, Monitor *mon) 102ef01ed9dSCédric Le Goater { 103ef01ed9dSCédric Le Goater CPUState *cs; 104ef01ed9dSCédric Le Goater 105ef01ed9dSCédric Le Goater CPU_FOREACH(cs) { 106ef01ed9dSCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 107ef01ed9dSCédric Le Goater 108a28b9a5aSCédric Le Goater icp_pic_print_info(spapr_cpu_state(cpu)->icp, mon); 109ef01ed9dSCédric Le Goater } 110ef01ed9dSCédric Le Goater 111ef01ed9dSCédric Le Goater ics_pic_print_info(spapr->ics, mon); 112ef01ed9dSCédric Le Goater } 113ef01ed9dSCédric Le Goater 114ce2918cbSDavid Gibson static int spapr_irq_post_load_xics(SpaprMachineState *spapr, int version_id) 1151c53b06cSCédric Le Goater { 1163272752aSGreg Kurz if (!kvm_irqchip_in_kernel()) { 1171c53b06cSCédric Le Goater CPUState *cs; 1181c53b06cSCédric Le Goater CPU_FOREACH(cs) { 1191c53b06cSCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 120a28b9a5aSCédric Le Goater icp_resend(spapr_cpu_state(cpu)->icp); 1211c53b06cSCédric Le Goater } 1221c53b06cSCédric Le Goater } 1231c53b06cSCédric Le Goater return 0; 1241c53b06cSCédric Le Goater } 1251c53b06cSCédric Le Goater 1269f53c0dbSDavid Gibson static void spapr_irq_set_irq_xics(void *opaque, int irq, int val) 127872ff3deSCédric Le Goater { 128ce2918cbSDavid Gibson SpaprMachineState *spapr = opaque; 1299f53c0dbSDavid Gibson uint32_t srcno = irq - spapr->ics->offset; 130872ff3deSCédric Le Goater 13128976c99SDavid Gibson ics_set_irq(spapr->ics, srcno, val); 132872ff3deSCédric Le Goater } 133872ff3deSCédric Le Goater 134ce2918cbSDavid Gibson static void spapr_irq_reset_xics(SpaprMachineState *spapr, Error **errp) 13513db0cd9SCédric Le Goater { 1363f777abcSCédric Le Goater Error *local_err = NULL; 1373f777abcSCédric Le Goater 138d0e9bc04SCédric Le Goater spapr_irq_init_kvm(spapr, &spapr_irq_xics, &local_err); 1393f777abcSCédric Le Goater if (local_err) { 1403f777abcSCédric Le Goater error_propagate(errp, local_err); 1413f777abcSCédric Le Goater return; 1423f777abcSCédric Le Goater } 14313db0cd9SCédric Le Goater } 14413db0cd9SCédric Le Goater 145ae805ea9SCédric Le Goater static void spapr_irq_init_kvm_xics(SpaprMachineState *spapr, Error **errp) 146ae805ea9SCédric Le Goater { 147ae805ea9SCédric Le Goater if (kvm_enabled()) { 148eab9f191SGreg Kurz xics_kvm_connect(spapr, errp); 149ae805ea9SCédric Le Goater } 150ae805ea9SCédric Le Goater } 151ae805ea9SCédric Le Goater 152ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics = { 153ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 154ad8de986SDavid Gibson .nr_msis = SPAPR_NR_MSIS, 155ca62823bSDavid Gibson .xics = true, 156ca62823bSDavid Gibson .xive = false, 157ef01ed9dSCédric Le Goater 158ef01ed9dSCédric Le Goater .print_info = spapr_irq_print_info_xics, 1596e21de4aSCédric Le Goater .dt_populate = spapr_dt_xics, 1601c53b06cSCédric Le Goater .post_load = spapr_irq_post_load_xics, 16113db0cd9SCédric Le Goater .reset = spapr_irq_reset_xics, 162872ff3deSCédric Le Goater .set_irq = spapr_irq_set_irq_xics, 163ae805ea9SCédric Le Goater .init_kvm = spapr_irq_init_kvm_xics, 164ef01ed9dSCédric Le Goater }; 165ef01ed9dSCédric Le Goater 166ef01ed9dSCédric Le Goater /* 167dcc345b6SCédric Le Goater * XIVE IRQ backend. 168dcc345b6SCédric Le Goater */ 169dcc345b6SCédric Le Goater 170ce2918cbSDavid Gibson static void spapr_irq_print_info_xive(SpaprMachineState *spapr, 171dcc345b6SCédric Le Goater Monitor *mon) 172dcc345b6SCédric Le Goater { 173dcc345b6SCédric Le Goater CPUState *cs; 174dcc345b6SCédric Le Goater 175dcc345b6SCédric Le Goater CPU_FOREACH(cs) { 176dcc345b6SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 177dcc345b6SCédric Le Goater 178a28b9a5aSCédric Le Goater xive_tctx_pic_print_info(spapr_cpu_state(cpu)->tctx, mon); 179dcc345b6SCédric Le Goater } 180dcc345b6SCédric Le Goater 181dcc345b6SCédric Le Goater spapr_xive_pic_print_info(spapr->xive, mon); 182dcc345b6SCédric Le Goater } 183dcc345b6SCédric Le Goater 184ce2918cbSDavid Gibson static int spapr_irq_post_load_xive(SpaprMachineState *spapr, int version_id) 1851c53b06cSCédric Le Goater { 186277dd3d7SCédric Le Goater return spapr_xive_post_load(spapr->xive, version_id); 1871c53b06cSCédric Le Goater } 1881c53b06cSCédric Le Goater 189ce2918cbSDavid Gibson static void spapr_irq_reset_xive(SpaprMachineState *spapr, Error **errp) 190b2e22477SCédric Le Goater { 191b2e22477SCédric Le Goater CPUState *cs; 1923f777abcSCédric Le Goater Error *local_err = NULL; 193b2e22477SCédric Le Goater 194b2e22477SCédric Le Goater CPU_FOREACH(cs) { 195b2e22477SCédric Le Goater PowerPCCPU *cpu = POWERPC_CPU(cs); 196b2e22477SCédric Le Goater 197b2e22477SCédric Le Goater /* (TCG) Set the OS CAM line of the thread interrupt context. */ 198a28b9a5aSCédric Le Goater spapr_xive_set_tctx_os_cam(spapr_cpu_state(cpu)->tctx); 199b2e22477SCédric Le Goater } 2003a8eb78eSCédric Le Goater 201d0e9bc04SCédric Le Goater spapr_irq_init_kvm(spapr, &spapr_irq_xive, &local_err); 2023f777abcSCédric Le Goater if (local_err) { 2033f777abcSCédric Le Goater error_propagate(errp, local_err); 2043f777abcSCédric Le Goater return; 2053f777abcSCédric Le Goater } 2063f777abcSCédric Le Goater 2073a8eb78eSCédric Le Goater /* Activate the XIVE MMIOs */ 2083a8eb78eSCédric Le Goater spapr_xive_mmio_set_enabled(spapr->xive, true); 209b2e22477SCédric Le Goater } 210b2e22477SCédric Le Goater 2119f53c0dbSDavid Gibson static void spapr_irq_set_irq_xive(void *opaque, int irq, int val) 212872ff3deSCédric Le Goater { 213ce2918cbSDavid Gibson SpaprMachineState *spapr = opaque; 214872ff3deSCédric Le Goater 21538afd772SCédric Le Goater if (kvm_irqchip_in_kernel()) { 2169f53c0dbSDavid Gibson kvmppc_xive_source_set_irq(&spapr->xive->source, irq, val); 21738afd772SCédric Le Goater } else { 2189f53c0dbSDavid Gibson xive_source_set_irq(&spapr->xive->source, irq, val); 219872ff3deSCédric Le Goater } 22038afd772SCédric Le Goater } 221872ff3deSCédric Le Goater 222ae805ea9SCédric Le Goater static void spapr_irq_init_kvm_xive(SpaprMachineState *spapr, Error **errp) 223ae805ea9SCédric Le Goater { 224ae805ea9SCédric Le Goater if (kvm_enabled()) { 225ae805ea9SCédric Le Goater kvmppc_xive_connect(spapr->xive, errp); 226ae805ea9SCédric Le Goater } 227ae805ea9SCédric Le Goater } 228ae805ea9SCédric Le Goater 229ce2918cbSDavid Gibson SpaprIrq spapr_irq_xive = { 230ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 231ad8de986SDavid Gibson .nr_msis = SPAPR_NR_MSIS, 232ca62823bSDavid Gibson .xics = false, 233ca62823bSDavid Gibson .xive = true, 234dcc345b6SCédric Le Goater 235dcc345b6SCédric Le Goater .print_info = spapr_irq_print_info_xive, 2366e21de4aSCédric Le Goater .dt_populate = spapr_dt_xive, 2371c53b06cSCédric Le Goater .post_load = spapr_irq_post_load_xive, 238b2e22477SCédric Le Goater .reset = spapr_irq_reset_xive, 239872ff3deSCédric Le Goater .set_irq = spapr_irq_set_irq_xive, 240ae805ea9SCédric Le Goater .init_kvm = spapr_irq_init_kvm_xive, 241dcc345b6SCédric Le Goater }; 242dcc345b6SCédric Le Goater 243dcc345b6SCédric Le Goater /* 24413db0cd9SCédric Le Goater * Dual XIVE and XICS IRQ backend. 24513db0cd9SCédric Le Goater * 24613db0cd9SCédric Le Goater * Both interrupt mode, XIVE and XICS, objects are created but the 24713db0cd9SCédric Le Goater * machine starts in legacy interrupt mode (XICS). It can be changed 24813db0cd9SCédric Le Goater * by the CAS negotiation process and, in that case, the new mode is 24913db0cd9SCédric Le Goater * activated after an extra machine reset. 25013db0cd9SCédric Le Goater */ 25113db0cd9SCédric Le Goater 25213db0cd9SCédric Le Goater /* 25313db0cd9SCédric Le Goater * Returns the sPAPR IRQ backend negotiated by CAS. XICS is the 25413db0cd9SCédric Le Goater * default. 25513db0cd9SCédric Le Goater */ 256ce2918cbSDavid Gibson static SpaprIrq *spapr_irq_current(SpaprMachineState *spapr) 25713db0cd9SCédric Le Goater { 25813db0cd9SCédric Le Goater return spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT) ? 25913db0cd9SCédric Le Goater &spapr_irq_xive : &spapr_irq_xics; 26013db0cd9SCédric Le Goater } 26113db0cd9SCédric Le Goater 262ce2918cbSDavid Gibson static void spapr_irq_print_info_dual(SpaprMachineState *spapr, Monitor *mon) 26313db0cd9SCédric Le Goater { 26413db0cd9SCédric Le Goater spapr_irq_current(spapr)->print_info(spapr, mon); 26513db0cd9SCédric Le Goater } 26613db0cd9SCédric Le Goater 267ce2918cbSDavid Gibson static void spapr_irq_dt_populate_dual(SpaprMachineState *spapr, 26813db0cd9SCédric Le Goater uint32_t nr_servers, void *fdt, 26913db0cd9SCédric Le Goater uint32_t phandle) 27013db0cd9SCédric Le Goater { 27113db0cd9SCédric Le Goater spapr_irq_current(spapr)->dt_populate(spapr, nr_servers, fdt, phandle); 27213db0cd9SCédric Le Goater } 27313db0cd9SCédric Le Goater 274ce2918cbSDavid Gibson static int spapr_irq_post_load_dual(SpaprMachineState *spapr, int version_id) 27513db0cd9SCédric Le Goater { 27613db0cd9SCédric Le Goater /* 27713db0cd9SCédric Le Goater * Force a reset of the XIVE backend after migration. The machine 27813db0cd9SCédric Le Goater * defaults to XICS at startup. 27913db0cd9SCédric Le Goater */ 28013db0cd9SCédric Le Goater if (spapr_ovec_test(spapr->ov5_cas, OV5_XIVE_EXPLOIT)) { 2813f777abcSCédric Le Goater if (kvm_irqchip_in_kernel()) { 2823f777abcSCédric Le Goater xics_kvm_disconnect(spapr, &error_fatal); 2833f777abcSCédric Le Goater } 28413db0cd9SCédric Le Goater spapr_irq_xive.reset(spapr, &error_fatal); 28513db0cd9SCédric Le Goater } 28613db0cd9SCédric Le Goater 28713db0cd9SCédric Le Goater return spapr_irq_current(spapr)->post_load(spapr, version_id); 28813db0cd9SCédric Le Goater } 28913db0cd9SCédric Le Goater 290ce2918cbSDavid Gibson static void spapr_irq_reset_dual(SpaprMachineState *spapr, Error **errp) 29113db0cd9SCédric Le Goater { 2923f777abcSCédric Le Goater Error *local_err = NULL; 2933f777abcSCédric Le Goater 2943a8eb78eSCédric Le Goater /* 2953a8eb78eSCédric Le Goater * Deactivate the XIVE MMIOs. The XIVE backend will reenable them 2963a8eb78eSCédric Le Goater * if selected. 2973a8eb78eSCédric Le Goater */ 2983a8eb78eSCédric Le Goater spapr_xive_mmio_set_enabled(spapr->xive, false); 2993a8eb78eSCédric Le Goater 3003f777abcSCédric Le Goater /* Destroy all KVM devices */ 3013f777abcSCédric Le Goater if (kvm_irqchip_in_kernel()) { 3023f777abcSCédric Le Goater xics_kvm_disconnect(spapr, &local_err); 3033f777abcSCédric Le Goater if (local_err) { 3043f777abcSCédric Le Goater error_propagate(errp, local_err); 3053f777abcSCédric Le Goater error_prepend(errp, "KVM XICS disconnect failed: "); 3063f777abcSCédric Le Goater return; 3073f777abcSCédric Le Goater } 3083f777abcSCédric Le Goater kvmppc_xive_disconnect(spapr->xive, &local_err); 3093f777abcSCédric Le Goater if (local_err) { 3103f777abcSCédric Le Goater error_propagate(errp, local_err); 3113f777abcSCédric Le Goater error_prepend(errp, "KVM XIVE disconnect failed: "); 3123f777abcSCédric Le Goater return; 3133f777abcSCédric Le Goater } 3143f777abcSCédric Le Goater } 3153f777abcSCédric Le Goater 31613db0cd9SCédric Le Goater spapr_irq_current(spapr)->reset(spapr, errp); 31713db0cd9SCédric Le Goater } 31813db0cd9SCédric Le Goater 3199f53c0dbSDavid Gibson static void spapr_irq_set_irq_dual(void *opaque, int irq, int val) 32013db0cd9SCédric Le Goater { 321ce2918cbSDavid Gibson SpaprMachineState *spapr = opaque; 32213db0cd9SCédric Le Goater 3239f53c0dbSDavid Gibson spapr_irq_current(spapr)->set_irq(spapr, irq, val); 32413db0cd9SCédric Le Goater } 32513db0cd9SCédric Le Goater 32613db0cd9SCédric Le Goater /* 32713db0cd9SCédric Le Goater * Define values in sync with the XIVE and XICS backend 32813db0cd9SCédric Le Goater */ 329ce2918cbSDavid Gibson SpaprIrq spapr_irq_dual = { 330ad8de986SDavid Gibson .nr_xirqs = SPAPR_NR_XIRQS, 331ad8de986SDavid Gibson .nr_msis = SPAPR_NR_MSIS, 332ca62823bSDavid Gibson .xics = true, 333ca62823bSDavid Gibson .xive = true, 33413db0cd9SCédric Le Goater 33513db0cd9SCédric Le Goater .print_info = spapr_irq_print_info_dual, 33613db0cd9SCédric Le Goater .dt_populate = spapr_irq_dt_populate_dual, 33713db0cd9SCédric Le Goater .post_load = spapr_irq_post_load_dual, 33813db0cd9SCédric Le Goater .reset = spapr_irq_reset_dual, 339743ed566SGreg Kurz .set_irq = spapr_irq_set_irq_dual, 340ae805ea9SCédric Le Goater .init_kvm = NULL, /* should not be used */ 34113db0cd9SCédric Le Goater }; 34213db0cd9SCédric Le Goater 343273fef83SCédric Le Goater 3440a3fd3dfSDavid Gibson static int spapr_irq_check(SpaprMachineState *spapr, Error **errp) 345273fef83SCédric Le Goater { 346273fef83SCédric Le Goater MachineState *machine = MACHINE(spapr); 347273fef83SCédric Le Goater 348273fef83SCédric Le Goater /* 349273fef83SCédric Le Goater * Sanity checks on non-P9 machines. On these, XIVE is not 350273fef83SCédric Le Goater * advertised, see spapr_dt_ov5_platform_support() 351273fef83SCédric Le Goater */ 352273fef83SCédric Le Goater if (!ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 353273fef83SCédric Le Goater 0, spapr->max_compat_pvr)) { 354273fef83SCédric Le Goater /* 355273fef83SCédric Le Goater * If the 'dual' interrupt mode is selected, force XICS as CAS 356273fef83SCédric Le Goater * negotiation is useless. 357273fef83SCédric Le Goater */ 358273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_dual) { 359273fef83SCédric Le Goater spapr->irq = &spapr_irq_xics; 3600a3fd3dfSDavid Gibson return 0; 361273fef83SCédric Le Goater } 362273fef83SCédric Le Goater 363273fef83SCédric Le Goater /* 364273fef83SCédric Le Goater * Non-P9 machines using only XIVE is a bogus setup. We have two 365273fef83SCédric Le Goater * scenarios to take into account because of the compat mode: 366273fef83SCédric Le Goater * 367273fef83SCédric Le Goater * 1. POWER7/8 machines should fail to init later on when creating 368273fef83SCédric Le Goater * the XIVE interrupt presenters because a POWER9 exception 369273fef83SCédric Le Goater * model is required. 370273fef83SCédric Le Goater 371273fef83SCédric Le Goater * 2. POWER9 machines using the POWER8 compat mode won't fail and 372273fef83SCédric Le Goater * will let the OS boot with a partial XIVE setup : DT 373273fef83SCédric Le Goater * properties but no hcalls. 374273fef83SCédric Le Goater * 375273fef83SCédric Le Goater * To cover both and not confuse the OS, add an early failure in 376273fef83SCédric Le Goater * QEMU. 377273fef83SCédric Le Goater */ 378273fef83SCédric Le Goater if (spapr->irq == &spapr_irq_xive) { 379273fef83SCédric Le Goater error_setg(errp, "XIVE-only machines require a POWER9 CPU"); 3800a3fd3dfSDavid Gibson return -1; 381273fef83SCédric Le Goater } 382273fef83SCédric Le Goater } 3837abc0c6dSGreg Kurz 3847abc0c6dSGreg Kurz /* 3857abc0c6dSGreg Kurz * On a POWER9 host, some older KVM XICS devices cannot be destroyed and 3867abc0c6dSGreg Kurz * re-created. Detect that early to avoid QEMU to exit later when the 3877abc0c6dSGreg Kurz * guest reboots. 3887abc0c6dSGreg Kurz */ 3897abc0c6dSGreg Kurz if (kvm_enabled() && 3907abc0c6dSGreg Kurz spapr->irq == &spapr_irq_dual && 3917abc0c6dSGreg Kurz machine_kernel_irqchip_required(machine) && 3927abc0c6dSGreg Kurz xics_kvm_has_broken_disconnect(spapr)) { 3937abc0c6dSGreg Kurz error_setg(errp, "KVM is too old to support ic-mode=dual,kernel-irqchip=on"); 3940a3fd3dfSDavid Gibson return -1; 3957abc0c6dSGreg Kurz } 3960a3fd3dfSDavid Gibson 3970a3fd3dfSDavid Gibson return 0; 398273fef83SCédric Le Goater } 399273fef83SCédric Le Goater 40013db0cd9SCédric Le Goater /* 401ef01ed9dSCédric Le Goater * sPAPR IRQ frontend routines for devices 402ef01ed9dSCédric Le Goater */ 403ebd6be08SDavid Gibson #define ALL_INTCS(spapr_) \ 404ebd6be08SDavid Gibson { SPAPR_INTC((spapr_)->ics), SPAPR_INTC((spapr_)->xive), } 405ebd6be08SDavid Gibson 406ebd6be08SDavid Gibson int spapr_irq_cpu_intc_create(SpaprMachineState *spapr, 407ebd6be08SDavid Gibson PowerPCCPU *cpu, Error **errp) 408ebd6be08SDavid Gibson { 409ebd6be08SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 410ebd6be08SDavid Gibson int i; 411ebd6be08SDavid Gibson int rc; 412ebd6be08SDavid Gibson 413ebd6be08SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 414ebd6be08SDavid Gibson SpaprInterruptController *intc = intcs[i]; 415ebd6be08SDavid Gibson if (intc) { 416ebd6be08SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 417ebd6be08SDavid Gibson rc = sicc->cpu_intc_create(intc, cpu, errp); 418ebd6be08SDavid Gibson if (rc < 0) { 419ebd6be08SDavid Gibson return rc; 420ebd6be08SDavid Gibson } 421ebd6be08SDavid Gibson } 422ebd6be08SDavid Gibson } 423ebd6be08SDavid Gibson 424ebd6be08SDavid Gibson return 0; 425ebd6be08SDavid Gibson } 426ebd6be08SDavid Gibson 427ce2918cbSDavid Gibson void spapr_irq_init(SpaprMachineState *spapr, Error **errp) 428fab397d8SCédric Le Goater { 4291a511340SGreg Kurz MachineState *machine = MACHINE(spapr); 4301a511340SGreg Kurz 4311a511340SGreg Kurz if (machine_kernel_irqchip_split(machine)) { 4321a511340SGreg Kurz error_setg(errp, "kernel_irqchip split mode not supported on pseries"); 4331a511340SGreg Kurz return; 4341a511340SGreg Kurz } 4351a511340SGreg Kurz 4361a511340SGreg Kurz if (!kvm_enabled() && machine_kernel_irqchip_required(machine)) { 4371a511340SGreg Kurz error_setg(errp, 4381a511340SGreg Kurz "kernel_irqchip requested but only available with KVM"); 4391a511340SGreg Kurz return; 4401a511340SGreg Kurz } 4411a511340SGreg Kurz 4420a3fd3dfSDavid Gibson if (spapr_irq_check(spapr, errp) < 0) { 443273fef83SCédric Le Goater return; 444273fef83SCédric Le Goater } 445273fef83SCédric Le Goater 446fab397d8SCédric Le Goater /* Initialize the MSI IRQ allocator. */ 447fab397d8SCédric Le Goater if (!SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { 4483ba3d0bcSCédric Le Goater spapr_irq_msi_init(spapr, spapr->irq->nr_msis); 449fab397d8SCédric Le Goater } 450fab397d8SCédric Le Goater 451f478d9afSDavid Gibson if (spapr->irq->xics) { 452f478d9afSDavid Gibson Error *local_err = NULL; 453f478d9afSDavid Gibson Object *obj; 454f478d9afSDavid Gibson 455f478d9afSDavid Gibson obj = object_new(TYPE_ICS_SPAPR); 456f478d9afSDavid Gibson object_property_add_child(OBJECT(spapr), "ics", obj, &local_err); 457f478d9afSDavid Gibson if (local_err) { 458f478d9afSDavid Gibson error_propagate(errp, local_err); 459f478d9afSDavid Gibson return; 460f478d9afSDavid Gibson } 461f478d9afSDavid Gibson 462f478d9afSDavid Gibson object_property_add_const_link(obj, ICS_PROP_XICS, OBJECT(spapr), 463f478d9afSDavid Gibson &local_err); 464f478d9afSDavid Gibson if (local_err) { 465f478d9afSDavid Gibson error_propagate(errp, local_err); 466f478d9afSDavid Gibson return; 467f478d9afSDavid Gibson } 468f478d9afSDavid Gibson 469f478d9afSDavid Gibson object_property_set_int(obj, spapr->irq->nr_xirqs, "nr-irqs", 470f478d9afSDavid Gibson &local_err); 471f478d9afSDavid Gibson if (local_err) { 472f478d9afSDavid Gibson error_propagate(errp, local_err); 473f478d9afSDavid Gibson return; 474f478d9afSDavid Gibson } 475f478d9afSDavid Gibson 476f478d9afSDavid Gibson object_property_set_bool(obj, true, "realized", &local_err); 477f478d9afSDavid Gibson if (local_err) { 478f478d9afSDavid Gibson error_propagate(errp, local_err); 479f478d9afSDavid Gibson return; 480f478d9afSDavid Gibson } 481f478d9afSDavid Gibson 482f478d9afSDavid Gibson spapr->ics = ICS_SPAPR(obj); 483f478d9afSDavid Gibson } 484f478d9afSDavid Gibson 485f478d9afSDavid Gibson if (spapr->irq->xive) { 486f478d9afSDavid Gibson uint32_t nr_servers = spapr_max_server_number(spapr); 487f478d9afSDavid Gibson DeviceState *dev; 488f478d9afSDavid Gibson int i; 489f478d9afSDavid Gibson 490f478d9afSDavid Gibson dev = qdev_create(NULL, TYPE_SPAPR_XIVE); 491f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-irqs", 492f478d9afSDavid Gibson spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 493f478d9afSDavid Gibson /* 494f478d9afSDavid Gibson * 8 XIVE END structures per CPU. One for each available 495f478d9afSDavid Gibson * priority 496f478d9afSDavid Gibson */ 497f478d9afSDavid Gibson qdev_prop_set_uint32(dev, "nr-ends", nr_servers << 3); 498f478d9afSDavid Gibson qdev_init_nofail(dev); 499f478d9afSDavid Gibson 500f478d9afSDavid Gibson spapr->xive = SPAPR_XIVE(dev); 501f478d9afSDavid Gibson 502f478d9afSDavid Gibson /* Enable the CPU IPIs */ 503f478d9afSDavid Gibson for (i = 0; i < nr_servers; ++i) { 504*0b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 505*0b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(spapr->xive); 506*0b0e52b1SDavid Gibson 507*0b0e52b1SDavid Gibson if (sicc->claim_irq(SPAPR_INTC(spapr->xive), SPAPR_IRQ_IPI + i, 508f478d9afSDavid Gibson false, errp) < 0) { 509f478d9afSDavid Gibson return; 510f478d9afSDavid Gibson } 511f478d9afSDavid Gibson } 512f478d9afSDavid Gibson 513f478d9afSDavid Gibson spapr_xive_hcall_init(spapr); 514f478d9afSDavid Gibson } 515872ff3deSCédric Le Goater 516872ff3deSCédric Le Goater spapr->qirqs = qemu_allocate_irqs(spapr->irq->set_irq, spapr, 517ad8de986SDavid Gibson spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE); 518fab397d8SCédric Le Goater } 519ef01ed9dSCédric Le Goater 520ce2918cbSDavid Gibson int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp) 521ef01ed9dSCédric Le Goater { 522*0b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 523*0b0e52b1SDavid Gibson int i; 524*0b0e52b1SDavid Gibson int rc; 525*0b0e52b1SDavid Gibson 526580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 527580dde5eSDavid Gibson assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 528580dde5eSDavid Gibson 529*0b0e52b1SDavid Gibson for (i = 0; i < ARRAY_SIZE(intcs); i++) { 530*0b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[i]; 531*0b0e52b1SDavid Gibson if (intc) { 532*0b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc = SPAPR_INTC_GET_CLASS(intc); 533*0b0e52b1SDavid Gibson rc = sicc->claim_irq(intc, irq, lsi, errp); 534*0b0e52b1SDavid Gibson if (rc < 0) { 535*0b0e52b1SDavid Gibson return rc; 536*0b0e52b1SDavid Gibson } 537*0b0e52b1SDavid Gibson } 538*0b0e52b1SDavid Gibson } 539*0b0e52b1SDavid Gibson 540*0b0e52b1SDavid Gibson return 0; 541ef01ed9dSCédric Le Goater } 542ef01ed9dSCédric Le Goater 543ce2918cbSDavid Gibson void spapr_irq_free(SpaprMachineState *spapr, int irq, int num) 544ef01ed9dSCédric Le Goater { 545*0b0e52b1SDavid Gibson SpaprInterruptController *intcs[] = ALL_INTCS(spapr); 546*0b0e52b1SDavid Gibson int i, j; 547f233cee9SDavid Gibson 548580dde5eSDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 549580dde5eSDavid Gibson assert((irq + num) <= (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 550580dde5eSDavid Gibson 551f233cee9SDavid Gibson for (i = irq; i < (irq + num); i++) { 552*0b0e52b1SDavid Gibson for (j = 0; j < ARRAY_SIZE(intcs); j++) { 553*0b0e52b1SDavid Gibson SpaprInterruptController *intc = intcs[j]; 554*0b0e52b1SDavid Gibson 555*0b0e52b1SDavid Gibson if (intc) { 556*0b0e52b1SDavid Gibson SpaprInterruptControllerClass *sicc 557*0b0e52b1SDavid Gibson = SPAPR_INTC_GET_CLASS(intc); 558*0b0e52b1SDavid Gibson sicc->free_irq(intc, i); 559*0b0e52b1SDavid Gibson } 560*0b0e52b1SDavid Gibson } 561f233cee9SDavid Gibson } 562ef01ed9dSCédric Le Goater } 563ef01ed9dSCédric Le Goater 564ce2918cbSDavid Gibson qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq) 565ef01ed9dSCédric Le Goater { 566af186151SDavid Gibson /* 567af186151SDavid Gibson * This interface is basically for VIO and PHB devices to find the 568af186151SDavid Gibson * right qemu_irq to manipulate, so we only allow access to the 569af186151SDavid Gibson * external irqs for now. Currently anything which needs to 570af186151SDavid Gibson * access the IPIs most naturally gets there via the guest side 571af186151SDavid Gibson * interfaces, we can change this if we need to in future. 572af186151SDavid Gibson */ 573af186151SDavid Gibson assert(irq >= SPAPR_XIRQ_BASE); 574af186151SDavid Gibson assert(irq < (spapr->irq->nr_xirqs + SPAPR_XIRQ_BASE)); 575af186151SDavid Gibson 576af186151SDavid Gibson if (spapr->ics) { 577af186151SDavid Gibson assert(ics_valid_irq(spapr->ics, irq)); 578af186151SDavid Gibson } 579af186151SDavid Gibson if (spapr->xive) { 580af186151SDavid Gibson assert(irq < spapr->xive->nr_irqs); 581af186151SDavid Gibson assert(xive_eas_is_valid(&spapr->xive->eat[irq])); 582af186151SDavid Gibson } 583af186151SDavid Gibson 584af186151SDavid Gibson return spapr->qirqs[irq]; 585ef01ed9dSCédric Le Goater } 586ef01ed9dSCédric Le Goater 587ce2918cbSDavid Gibson int spapr_irq_post_load(SpaprMachineState *spapr, int version_id) 5881c53b06cSCédric Le Goater { 5893ba3d0bcSCédric Le Goater return spapr->irq->post_load(spapr, version_id); 5901c53b06cSCédric Le Goater } 5911c53b06cSCédric Le Goater 592ce2918cbSDavid Gibson void spapr_irq_reset(SpaprMachineState *spapr, Error **errp) 593b2e22477SCédric Le Goater { 594e1588bcdSGreg Kurz assert(!spapr->irq_map || bitmap_empty(spapr->irq_map, spapr->irq_map_nr)); 595e1588bcdSGreg Kurz 5963ba3d0bcSCédric Le Goater if (spapr->irq->reset) { 5973ba3d0bcSCédric Le Goater spapr->irq->reset(spapr, errp); 598b2e22477SCédric Le Goater } 599b2e22477SCédric Le Goater } 600b2e22477SCédric Le Goater 601ce2918cbSDavid Gibson int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp) 602ad62bff6SGreg Kurz { 60314789694SDavid Gibson const char *nodename = "interrupt-controller"; 604ad62bff6SGreg Kurz int offset, phandle; 605ad62bff6SGreg Kurz 606ad62bff6SGreg Kurz offset = fdt_subnode_offset(fdt, 0, nodename); 607ad62bff6SGreg Kurz if (offset < 0) { 60814789694SDavid Gibson error_setg(errp, "Can't find node \"%s\": %s", 60914789694SDavid Gibson nodename, fdt_strerror(offset)); 610ad62bff6SGreg Kurz return -1; 611ad62bff6SGreg Kurz } 612ad62bff6SGreg Kurz 613ad62bff6SGreg Kurz phandle = fdt_get_phandle(fdt, offset); 614ad62bff6SGreg Kurz if (!phandle) { 615ad62bff6SGreg Kurz error_setg(errp, "Can't get phandle of node \"%s\"", nodename); 616ad62bff6SGreg Kurz return -1; 617ad62bff6SGreg Kurz } 618ad62bff6SGreg Kurz 619ad62bff6SGreg Kurz return phandle; 620ad62bff6SGreg Kurz } 621ad62bff6SGreg Kurz 622ef01ed9dSCédric Le Goater /* 623ef01ed9dSCédric Le Goater * XICS legacy routines - to deprecate one day 624ef01ed9dSCédric Le Goater */ 625ef01ed9dSCédric Le Goater 626ef01ed9dSCédric Le Goater static int ics_find_free_block(ICSState *ics, int num, int alignnum) 627ef01ed9dSCédric Le Goater { 628ef01ed9dSCédric Le Goater int first, i; 629ef01ed9dSCédric Le Goater 630ef01ed9dSCédric Le Goater for (first = 0; first < ics->nr_irqs; first += alignnum) { 631ef01ed9dSCédric Le Goater if (num > (ics->nr_irqs - first)) { 632ef01ed9dSCédric Le Goater return -1; 633ef01ed9dSCédric Le Goater } 634ef01ed9dSCédric Le Goater for (i = first; i < first + num; ++i) { 6354a99d405SCédric Le Goater if (!ics_irq_free(ics, i)) { 636ef01ed9dSCédric Le Goater break; 637ef01ed9dSCédric Le Goater } 638ef01ed9dSCédric Le Goater } 639ef01ed9dSCédric Le Goater if (i == (first + num)) { 640ef01ed9dSCédric Le Goater return first; 641ef01ed9dSCédric Le Goater } 642ef01ed9dSCédric Le Goater } 643ef01ed9dSCédric Le Goater 644ef01ed9dSCédric Le Goater return -1; 645ef01ed9dSCédric Le Goater } 646ef01ed9dSCédric Le Goater 647ce2918cbSDavid Gibson int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp) 648ef01ed9dSCédric Le Goater { 649ef01ed9dSCédric Le Goater ICSState *ics = spapr->ics; 650ef01ed9dSCédric Le Goater int first = -1; 651ef01ed9dSCédric Le Goater 652ef01ed9dSCédric Le Goater assert(ics); 653ef01ed9dSCédric Le Goater 654ef01ed9dSCédric Le Goater /* 655ef01ed9dSCédric Le Goater * MSIMesage::data is used for storing VIRQ so 656ef01ed9dSCédric Le Goater * it has to be aligned to num to support multiple 657ef01ed9dSCédric Le Goater * MSI vectors. MSI-X is not affected by this. 658ef01ed9dSCédric Le Goater * The hint is used for the first IRQ, the rest should 659ef01ed9dSCédric Le Goater * be allocated continuously. 660ef01ed9dSCédric Le Goater */ 661ef01ed9dSCédric Le Goater if (align) { 662ef01ed9dSCédric Le Goater assert((num == 1) || (num == 2) || (num == 4) || 663ef01ed9dSCédric Le Goater (num == 8) || (num == 16) || (num == 32)); 664ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, num); 665ef01ed9dSCédric Le Goater } else { 666ef01ed9dSCédric Le Goater first = ics_find_free_block(ics, num, 1); 667ef01ed9dSCédric Le Goater } 668ef01ed9dSCédric Le Goater 669ef01ed9dSCédric Le Goater if (first < 0) { 670ef01ed9dSCédric Le Goater error_setg(errp, "can't find a free %d-IRQ block", num); 671ef01ed9dSCédric Le Goater return -1; 672ef01ed9dSCédric Le Goater } 673ef01ed9dSCédric Le Goater 674ef01ed9dSCédric Le Goater return first + ics->offset; 675ef01ed9dSCédric Le Goater } 676ae837402SCédric Le Goater 677ad8de986SDavid Gibson #define SPAPR_IRQ_XICS_LEGACY_NR_XIRQS 0x400 678ae837402SCédric Le Goater 679ce2918cbSDavid Gibson SpaprIrq spapr_irq_xics_legacy = { 680ad8de986SDavid Gibson .nr_xirqs = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 681ad8de986SDavid Gibson .nr_msis = SPAPR_IRQ_XICS_LEGACY_NR_XIRQS, 682ca62823bSDavid Gibson .xics = true, 683ca62823bSDavid Gibson .xive = false, 684ae837402SCédric Le Goater 685ae837402SCédric Le Goater .print_info = spapr_irq_print_info_xics, 6866e21de4aSCédric Le Goater .dt_populate = spapr_dt_xics, 6871c53b06cSCédric Le Goater .post_load = spapr_irq_post_load_xics, 6883f777abcSCédric Le Goater .reset = spapr_irq_reset_xics, 689872ff3deSCédric Le Goater .set_irq = spapr_irq_set_irq_xics, 6903f777abcSCédric Le Goater .init_kvm = spapr_irq_init_kvm_xics, 691ae837402SCédric Le Goater }; 692150e25f8SDavid Gibson 693150e25f8SDavid Gibson static void spapr_irq_register_types(void) 694150e25f8SDavid Gibson { 695150e25f8SDavid Gibson type_register_static(&spapr_intc_info); 696150e25f8SDavid Gibson } 697150e25f8SDavid Gibson 698150e25f8SDavid Gibson type_init(spapr_irq_register_types) 699