1d2f84152SHervé Poussineau /* 2d2f84152SHervé Poussineau * QEMU PReP System I/O emulation 3d2f84152SHervé Poussineau * 4d2f84152SHervé Poussineau * Copyright (c) 2017 Hervé Poussineau 5d2f84152SHervé Poussineau * 6d2f84152SHervé Poussineau * Permission is hereby granted, free of charge, to any person obtaining a copy 7d2f84152SHervé Poussineau * of this software and associated documentation files (the "Software"), to deal 8d2f84152SHervé Poussineau * in the Software without restriction, including without limitation the rights 9d2f84152SHervé Poussineau * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10d2f84152SHervé Poussineau * copies of the Software, and to permit persons to whom the Software is 11d2f84152SHervé Poussineau * furnished to do so, subject to the following conditions: 12d2f84152SHervé Poussineau * 13d2f84152SHervé Poussineau * The above copyright notice and this permission notice shall be included in 14d2f84152SHervé Poussineau * all copies or substantial portions of the Software. 15d2f84152SHervé Poussineau * 16d2f84152SHervé Poussineau * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17d2f84152SHervé Poussineau * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18d2f84152SHervé Poussineau * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19d2f84152SHervé Poussineau * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20d2f84152SHervé Poussineau * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21d2f84152SHervé Poussineau * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22d2f84152SHervé Poussineau * THE SOFTWARE. 23d2f84152SHervé Poussineau */ 24d2f84152SHervé Poussineau 25d2f84152SHervé Poussineau #include "qemu/osdep.h" 26f867cebaSPrasad J Pandit #include "qemu/log.h" 2764552b6bSMarkus Armbruster #include "hw/irq.h" 28d2f84152SHervé Poussineau #include "hw/isa/isa.h" 29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 30d6454270SMarkus Armbruster #include "migration/vmstate.h" 31dfc56946SRichard Henderson #include "system/address-spaces.h" 32db1015e9SEduardo Habkost #include "qom/object.h" 33d2f84152SHervé Poussineau #include "qemu/error-report.h" /* for error_report() */ 340b8fa32fSMarkus Armbruster #include "qemu/module.h" 3532cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h" 36d2f84152SHervé Poussineau #include "cpu.h" 37d2f84152SHervé Poussineau #include "trace.h" 38d2f84152SHervé Poussineau 39d2f84152SHervé Poussineau #define TYPE_PREP_SYSTEMIO "prep-systemio" 408063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PrepSystemIoState, PREP_SYSTEMIO) 41d2f84152SHervé Poussineau 42e6a19a64SMichael Tokarev /* Bit as defined in PowerPC Reference Platform v1.1, sect. 6.1.5, p. 132 */ 43d2f84152SHervé Poussineau #define PREP_BIT(n) (1 << (7 - (n))) 44d2f84152SHervé Poussineau 45db1015e9SEduardo Habkost struct PrepSystemIoState { 46d2f84152SHervé Poussineau ISADevice parent_obj; 47d2f84152SHervé Poussineau MemoryRegion ppc_parity_mem; 48d2f84152SHervé Poussineau 49d2f84152SHervé Poussineau qemu_irq non_contiguous_io_map_irq; 50d2f84152SHervé Poussineau uint8_t sreset; /* 0x0092 */ 51d2f84152SHervé Poussineau uint8_t equipment; /* 0x080c */ 52d2f84152SHervé Poussineau uint8_t system_control; /* 0x081c */ 53d2f84152SHervé Poussineau uint8_t iomap_type; /* 0x0850 */ 54d2f84152SHervé Poussineau uint8_t ibm_planar_id; /* 0x0852 */ 55d2f84152SHervé Poussineau qemu_irq softreset_irq; 56d2f84152SHervé Poussineau PortioList portio; 57db1015e9SEduardo Habkost }; 58d2f84152SHervé Poussineau 59d2f84152SHervé Poussineau /* PORT 0092 -- Special Port 92 (Read/Write) */ 60d2f84152SHervé Poussineau 61d2f84152SHervé Poussineau enum { 62d2f84152SHervé Poussineau PORT0092_SOFTRESET = PREP_BIT(7), 63d2f84152SHervé Poussineau PORT0092_LE_MODE = PREP_BIT(6), 64d2f84152SHervé Poussineau }; 65d2f84152SHervé Poussineau 66d2f84152SHervé Poussineau static void prep_port0092_write(void *opaque, uint32_t addr, uint32_t val) 67d2f84152SHervé Poussineau { 68d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 69d2f84152SHervé Poussineau 70d2f84152SHervé Poussineau trace_prep_systemio_write(addr, val); 71d2f84152SHervé Poussineau 72d2f84152SHervé Poussineau s->sreset = val & PORT0092_SOFTRESET; 73d2f84152SHervé Poussineau qemu_set_irq(s->softreset_irq, s->sreset); 74d2f84152SHervé Poussineau 75d2f84152SHervé Poussineau if ((val & PORT0092_LE_MODE) != 0) { 76d2f84152SHervé Poussineau /* XXX Not supported yet */ 77d2f84152SHervé Poussineau error_report("little-endian mode not supported"); 78d2f84152SHervé Poussineau vm_stop(RUN_STATE_PAUSED); 79d2f84152SHervé Poussineau } else { 80d2f84152SHervé Poussineau /* Nothing to do */ 81d2f84152SHervé Poussineau } 82d2f84152SHervé Poussineau } 83d2f84152SHervé Poussineau 84d2f84152SHervé Poussineau static uint32_t prep_port0092_read(void *opaque, uint32_t addr) 85d2f84152SHervé Poussineau { 86d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 87d2f84152SHervé Poussineau trace_prep_systemio_read(addr, s->sreset); 88d2f84152SHervé Poussineau return s->sreset; 89d2f84152SHervé Poussineau } 90d2f84152SHervé Poussineau 91d2f84152SHervé Poussineau /* PORT 0808 -- Hardfile Light Register (Write Only) */ 92d2f84152SHervé Poussineau 93d2f84152SHervé Poussineau enum { 94d2f84152SHervé Poussineau PORT0808_HARDFILE_LIGHT_ON = PREP_BIT(7), 95d2f84152SHervé Poussineau }; 96d2f84152SHervé Poussineau 97d2f84152SHervé Poussineau static void prep_port0808_write(void *opaque, uint32_t addr, uint32_t val) 98d2f84152SHervé Poussineau { 99d2f84152SHervé Poussineau trace_prep_systemio_write(addr, val); 100d2f84152SHervé Poussineau } 101d2f84152SHervé Poussineau 102d2f84152SHervé Poussineau /* PORT 0810 -- Password Protect 1 Register (Write Only) */ 103d2f84152SHervé Poussineau 104d2f84152SHervé Poussineau /* reset by port 0x4D in the SIO */ 105d2f84152SHervé Poussineau static void prep_port0810_write(void *opaque, uint32_t addr, uint32_t val) 106d2f84152SHervé Poussineau { 107d2f84152SHervé Poussineau trace_prep_systemio_write(addr, val); 108d2f84152SHervé Poussineau } 109d2f84152SHervé Poussineau 110d2f84152SHervé Poussineau /* PORT 0812 -- Password Protect 2 Register (Write Only) */ 111d2f84152SHervé Poussineau 112d2f84152SHervé Poussineau /* reset by port 0x4D in the SIO */ 113d2f84152SHervé Poussineau static void prep_port0812_write(void *opaque, uint32_t addr, uint32_t val) 114d2f84152SHervé Poussineau { 115d2f84152SHervé Poussineau trace_prep_systemio_write(addr, val); 116d2f84152SHervé Poussineau } 117d2f84152SHervé Poussineau 118d2f84152SHervé Poussineau /* PORT 0814 -- L2 Invalidate Register (Write Only) */ 119d2f84152SHervé Poussineau 120d2f84152SHervé Poussineau static void prep_port0814_write(void *opaque, uint32_t addr, uint32_t val) 121d2f84152SHervé Poussineau { 122d2f84152SHervé Poussineau trace_prep_systemio_write(addr, val); 123d2f84152SHervé Poussineau } 124d2f84152SHervé Poussineau 125d2f84152SHervé Poussineau /* PORT 0818 -- Reserved for Keylock (Read Only) */ 126d2f84152SHervé Poussineau 127d2f84152SHervé Poussineau enum { 128d2f84152SHervé Poussineau PORT0818_KEYLOCK_SIGNAL_HIGH = PREP_BIT(7), 129d2f84152SHervé Poussineau }; 130d2f84152SHervé Poussineau 131d2f84152SHervé Poussineau static uint32_t prep_port0818_read(void *opaque, uint32_t addr) 132d2f84152SHervé Poussineau { 133d2f84152SHervé Poussineau uint32_t val = 0; 134d2f84152SHervé Poussineau trace_prep_systemio_read(addr, val); 135d2f84152SHervé Poussineau return val; 136d2f84152SHervé Poussineau } 137d2f84152SHervé Poussineau 138d2f84152SHervé Poussineau /* PORT 080C -- Equipment */ 139d2f84152SHervé Poussineau 140d2f84152SHervé Poussineau enum { 141d2f84152SHervé Poussineau PORT080C_SCSIFUSE = PREP_BIT(1), 142d2f84152SHervé Poussineau PORT080C_L2_COPYBACK = PREP_BIT(4), 143d2f84152SHervé Poussineau PORT080C_L2_256 = PREP_BIT(5), 144d2f84152SHervé Poussineau PORT080C_UPGRADE_CPU = PREP_BIT(6), 145d2f84152SHervé Poussineau PORT080C_L2 = PREP_BIT(7), 146d2f84152SHervé Poussineau }; 147d2f84152SHervé Poussineau 148d2f84152SHervé Poussineau static uint32_t prep_port080c_read(void *opaque, uint32_t addr) 149d2f84152SHervé Poussineau { 150d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 151d2f84152SHervé Poussineau trace_prep_systemio_read(addr, s->equipment); 152d2f84152SHervé Poussineau return s->equipment; 153d2f84152SHervé Poussineau } 154d2f84152SHervé Poussineau 155d2f84152SHervé Poussineau /* PORT 081C -- System Control Register (Read/Write) */ 156d2f84152SHervé Poussineau 157d2f84152SHervé Poussineau enum { 158d2f84152SHervé Poussineau PORT081C_FLOPPY_MOTOR_INHIBIT = PREP_BIT(3), 159d2f84152SHervé Poussineau PORT081C_MASK_TEA = PREP_BIT(2), 160d2f84152SHervé Poussineau PORT081C_L2_UPDATE_INHIBIT = PREP_BIT(1), 161d2f84152SHervé Poussineau PORT081C_L2_CACHEMISS_INHIBIT = PREP_BIT(0), 162d2f84152SHervé Poussineau }; 163d2f84152SHervé Poussineau 164d2f84152SHervé Poussineau static void prep_port081c_write(void *opaque, uint32_t addr, uint32_t val) 165d2f84152SHervé Poussineau { 166d2f84152SHervé Poussineau static const uint8_t mask = PORT081C_FLOPPY_MOTOR_INHIBIT | 167d2f84152SHervé Poussineau PORT081C_MASK_TEA | 168d2f84152SHervé Poussineau PORT081C_L2_UPDATE_INHIBIT | 169d2f84152SHervé Poussineau PORT081C_L2_CACHEMISS_INHIBIT; 170d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 171d2f84152SHervé Poussineau trace_prep_systemio_write(addr, val); 172d2f84152SHervé Poussineau s->system_control = val & mask; 173d2f84152SHervé Poussineau } 174d2f84152SHervé Poussineau 175d2f84152SHervé Poussineau static uint32_t prep_port081c_read(void *opaque, uint32_t addr) 176d2f84152SHervé Poussineau { 177d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 178d2f84152SHervé Poussineau trace_prep_systemio_read(addr, s->system_control); 179d2f84152SHervé Poussineau return s->system_control; 180d2f84152SHervé Poussineau } 181d2f84152SHervé Poussineau 182d2f84152SHervé Poussineau /* System Board Identification */ 183d2f84152SHervé Poussineau 184d2f84152SHervé Poussineau static uint32_t prep_port0852_read(void *opaque, uint32_t addr) 185d2f84152SHervé Poussineau { 186d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 187d2f84152SHervé Poussineau trace_prep_systemio_read(addr, s->ibm_planar_id); 188d2f84152SHervé Poussineau return s->ibm_planar_id; 189d2f84152SHervé Poussineau } 190d2f84152SHervé Poussineau 191d2f84152SHervé Poussineau /* PORT 0850 -- I/O Map Type Register (Read/Write) */ 192d2f84152SHervé Poussineau 193d2f84152SHervé Poussineau enum { 194d2f84152SHervé Poussineau PORT0850_IOMAP_NONCONTIGUOUS = PREP_BIT(7), 195d2f84152SHervé Poussineau }; 196d2f84152SHervé Poussineau 197d2f84152SHervé Poussineau static uint32_t prep_port0850_read(void *opaque, uint32_t addr) 198d2f84152SHervé Poussineau { 199d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 200d2f84152SHervé Poussineau trace_prep_systemio_read(addr, s->iomap_type); 201d2f84152SHervé Poussineau return s->iomap_type; 202d2f84152SHervé Poussineau } 203d2f84152SHervé Poussineau 204d2f84152SHervé Poussineau static void prep_port0850_write(void *opaque, uint32_t addr, uint32_t val) 205d2f84152SHervé Poussineau { 206d2f84152SHervé Poussineau PrepSystemIoState *s = opaque; 207d2f84152SHervé Poussineau 208d2f84152SHervé Poussineau trace_prep_systemio_write(addr, val); 209d2f84152SHervé Poussineau qemu_set_irq(s->non_contiguous_io_map_irq, 210d2f84152SHervé Poussineau val & PORT0850_IOMAP_NONCONTIGUOUS); 211d2f84152SHervé Poussineau s->iomap_type = val & PORT0850_IOMAP_NONCONTIGUOUS; 212d2f84152SHervé Poussineau } 213d2f84152SHervé Poussineau 214d2f84152SHervé Poussineau static const MemoryRegionPortio ppc_io800_port_list[] = { 215d2f84152SHervé Poussineau { 0x092, 1, 1, .read = prep_port0092_read, 216d2f84152SHervé Poussineau .write = prep_port0092_write, }, 217d2f84152SHervé Poussineau { 0x808, 1, 1, .write = prep_port0808_write, }, 218d2f84152SHervé Poussineau { 0x80c, 1, 1, .read = prep_port080c_read, }, 219d2f84152SHervé Poussineau { 0x810, 1, 1, .write = prep_port0810_write, }, 220d2f84152SHervé Poussineau { 0x812, 1, 1, .write = prep_port0812_write, }, 221d2f84152SHervé Poussineau { 0x814, 1, 1, .write = prep_port0814_write, }, 222d2f84152SHervé Poussineau { 0x818, 1, 1, .read = prep_port0818_read }, 223d2f84152SHervé Poussineau { 0x81c, 1, 1, .read = prep_port081c_read, 224d2f84152SHervé Poussineau .write = prep_port081c_write, }, 225d2f84152SHervé Poussineau { 0x850, 1, 1, .read = prep_port0850_read, 226d2f84152SHervé Poussineau .write = prep_port0850_write, }, 227d2f84152SHervé Poussineau { 0x852, 1, 1, .read = prep_port0852_read, }, 228d2f84152SHervé Poussineau PORTIO_END_OF_LIST() 229d2f84152SHervé Poussineau }; 230d2f84152SHervé Poussineau 231d2f84152SHervé Poussineau static uint64_t ppc_parity_error_readl(void *opaque, hwaddr addr, 232d2f84152SHervé Poussineau unsigned int size) 233d2f84152SHervé Poussineau { 234d2f84152SHervé Poussineau uint32_t val = 0; 235d2f84152SHervé Poussineau trace_prep_systemio_read((unsigned int)addr, val); 236d2f84152SHervé Poussineau return val; 237d2f84152SHervé Poussineau } 238d2f84152SHervé Poussineau 239f867cebaSPrasad J Pandit static void ppc_parity_error_writel(void *opaque, hwaddr addr, 240f867cebaSPrasad J Pandit uint64_t data, unsigned size) 241f867cebaSPrasad J Pandit { 242f867cebaSPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid access\n", __func__); 243f867cebaSPrasad J Pandit } 244f867cebaSPrasad J Pandit 245d2f84152SHervé Poussineau static const MemoryRegionOps ppc_parity_error_ops = { 246d2f84152SHervé Poussineau .read = ppc_parity_error_readl, 247f867cebaSPrasad J Pandit .write = ppc_parity_error_writel, 248d2f84152SHervé Poussineau .valid = { 249d2f84152SHervé Poussineau .min_access_size = 4, 250d2f84152SHervé Poussineau .max_access_size = 4, 251d2f84152SHervé Poussineau }, 252d2f84152SHervé Poussineau }; 253d2f84152SHervé Poussineau 254d2f84152SHervé Poussineau static void prep_systemio_realize(DeviceState *dev, Error **errp) 255d2f84152SHervé Poussineau { 256d2f84152SHervé Poussineau ISADevice *isa = ISA_DEVICE(dev); 257d2f84152SHervé Poussineau PrepSystemIoState *s = PREP_SYSTEMIO(dev); 258d2f84152SHervé Poussineau PowerPCCPU *cpu; 259d2f84152SHervé Poussineau 260d2f84152SHervé Poussineau qdev_init_gpio_out(dev, &s->non_contiguous_io_map_irq, 1); 261d2f84152SHervé Poussineau s->iomap_type = PORT0850_IOMAP_NONCONTIGUOUS; 262d2f84152SHervé Poussineau qemu_set_irq(s->non_contiguous_io_map_irq, 263d2f84152SHervé Poussineau s->iomap_type & PORT0850_IOMAP_NONCONTIGUOUS); 264d2f84152SHervé Poussineau cpu = POWERPC_CPU(first_cpu); 2650f3e0c6fSCédric Le Goater s->softreset_irq = qdev_get_gpio_in(DEVICE(cpu), PPC6xx_INPUT_HRESET); 266d2f84152SHervé Poussineau 267d2f84152SHervé Poussineau isa_register_portio_list(isa, &s->portio, 0x0, ppc_io800_port_list, s, 268d2f84152SHervé Poussineau "systemio800"); 269d2f84152SHervé Poussineau 270d2f84152SHervé Poussineau memory_region_init_io(&s->ppc_parity_mem, OBJECT(dev), 271d2f84152SHervé Poussineau &ppc_parity_error_ops, s, "ppc-parity", 0x4); 272d2f84152SHervé Poussineau memory_region_add_subregion(get_system_memory(), 0xbfffeff0, 273d2f84152SHervé Poussineau &s->ppc_parity_mem); 274d2f84152SHervé Poussineau } 275d2f84152SHervé Poussineau 276d2f84152SHervé Poussineau static const VMStateDescription vmstate_prep_systemio = { 277d2f84152SHervé Poussineau .name = "prep_systemio", 278d2f84152SHervé Poussineau .version_id = 1, 279d2f84152SHervé Poussineau .minimum_version_id = 1, 280078ddbc9SRichard Henderson .fields = (const VMStateField[]) { 281d2f84152SHervé Poussineau VMSTATE_UINT8(sreset, PrepSystemIoState), 282d2f84152SHervé Poussineau VMSTATE_UINT8(system_control, PrepSystemIoState), 283d2f84152SHervé Poussineau VMSTATE_UINT8(iomap_type, PrepSystemIoState), 284d2f84152SHervé Poussineau VMSTATE_END_OF_LIST() 285d2f84152SHervé Poussineau }, 286d2f84152SHervé Poussineau }; 287d2f84152SHervé Poussineau 28890f5755eSRichard Henderson static const Property prep_systemio_properties[] = { 289d2f84152SHervé Poussineau DEFINE_PROP_UINT8("ibm-planar-id", PrepSystemIoState, ibm_planar_id, 0), 290d2f84152SHervé Poussineau DEFINE_PROP_UINT8("equipment", PrepSystemIoState, equipment, 0), 291d2f84152SHervé Poussineau }; 292d2f84152SHervé Poussineau 293*12d1a768SPhilippe Mathieu-Daudé static void prep_systemio_class_initfn(ObjectClass *klass, const void *data) 294d2f84152SHervé Poussineau { 295d2f84152SHervé Poussineau DeviceClass *dc = DEVICE_CLASS(klass); 296d2f84152SHervé Poussineau 297d2f84152SHervé Poussineau dc->realize = prep_systemio_realize; 298d2f84152SHervé Poussineau dc->vmsd = &vmstate_prep_systemio; 2994f67d30bSMarc-André Lureau device_class_set_props(dc, prep_systemio_properties); 300d2f84152SHervé Poussineau } 301d2f84152SHervé Poussineau 3025e78c98bSBernhard Beschow static const TypeInfo prep_systemio800_info = { 303d2f84152SHervé Poussineau .name = TYPE_PREP_SYSTEMIO, 304d2f84152SHervé Poussineau .parent = TYPE_ISA_DEVICE, 305d2f84152SHervé Poussineau .instance_size = sizeof(PrepSystemIoState), 306d2f84152SHervé Poussineau .class_init = prep_systemio_class_initfn, 307d2f84152SHervé Poussineau }; 308d2f84152SHervé Poussineau 309d2f84152SHervé Poussineau static void prep_systemio_register_types(void) 310d2f84152SHervé Poussineau { 311d2f84152SHervé Poussineau type_register_static(&prep_systemio800_info); 312d2f84152SHervé Poussineau } 313d2f84152SHervé Poussineau 314d2f84152SHervé Poussineau type_init(prep_systemio_register_types) 315