15c145dacSAlexander Graf /* 25c145dacSAlexander Graf * QEMU PowerPC e500v2 ePAPR spinning code 35c145dacSAlexander Graf * 45c145dacSAlexander Graf * Copyright (C) 2011 Freescale Semiconductor, Inc. All rights reserved. 55c145dacSAlexander Graf * 65c145dacSAlexander Graf * Author: Alexander Graf, <agraf@suse.de> 75c145dacSAlexander Graf * 85c145dacSAlexander Graf * This library is free software; you can redistribute it and/or 95c145dacSAlexander Graf * modify it under the terms of the GNU Lesser General Public 105c145dacSAlexander Graf * License as published by the Free Software Foundation; either 116bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version. 125c145dacSAlexander Graf * 135c145dacSAlexander Graf * This library is distributed in the hope that it will be useful, 145c145dacSAlexander Graf * but WITHOUT ANY WARRANTY; without even the implied warranty of 155c145dacSAlexander Graf * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 165c145dacSAlexander Graf * Lesser General Public License for more details. 175c145dacSAlexander Graf * 185c145dacSAlexander Graf * You should have received a copy of the GNU Lesser General Public 195c145dacSAlexander Graf * License along with this library; if not, see <http://www.gnu.org/licenses/>. 205c145dacSAlexander Graf * 215c145dacSAlexander Graf * This code is not really a device, but models an interface that usually 225c145dacSAlexander Graf * firmware takes care of. It's used when QEMU plays the role of firmware. 235c145dacSAlexander Graf * 245c145dacSAlexander Graf * Specification: 255c145dacSAlexander Graf * 265c145dacSAlexander Graf * https://www.power.org/resources/downloads/Power_ePAPR_APPROVED_v1.1.pdf 275c145dacSAlexander Graf * 285c145dacSAlexander Graf */ 295c145dacSAlexander Graf 300d75590dSPeter Maydell #include "qemu/osdep.h" 310b8fa32fSMarkus Armbruster #include "qemu/module.h" 32ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h" 3383c9f4caSPaolo Bonzini #include "hw/hw.h" 3483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 35b3946626SVincent Palatin #include "sysemu/hw_accel.h" 36a36848ffSAaron Larson #include "e500.h" 37db1015e9SEduardo Habkost #include "qom/object.h" 385c145dacSAlexander Graf 395c145dacSAlexander Graf #define MAX_CPUS 32 405c145dacSAlexander Graf 415c145dacSAlexander Graf typedef struct spin_info { 425c145dacSAlexander Graf uint64_t addr; 435c145dacSAlexander Graf uint64_t r3; 445c145dacSAlexander Graf uint32_t resv; 455c145dacSAlexander Graf uint32_t pir; 465c145dacSAlexander Graf uint64_t reserved; 477c7bb022SStefan Weil } QEMU_PACKED SpinInfo; 485c145dacSAlexander Graf 49880fc798SAndreas Färber #define TYPE_E500_SPIN "e500-spin" 508063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpinState, E500_SPIN) 51880fc798SAndreas Färber 52db1015e9SEduardo Habkost struct SpinState { 53880fc798SAndreas Färber SysBusDevice parent_obj; 54880fc798SAndreas Färber 555c145dacSAlexander Graf MemoryRegion iomem; 565c145dacSAlexander Graf SpinInfo spin[MAX_CPUS]; 57db1015e9SEduardo Habkost }; 585c145dacSAlexander Graf 5909a7eb97Sxiaoqiang zhao static void spin_reset(DeviceState *dev) 605c145dacSAlexander Graf { 6109a7eb97Sxiaoqiang zhao SpinState *s = E500_SPIN(dev); 625c145dacSAlexander Graf int i; 635c145dacSAlexander Graf 645c145dacSAlexander Graf for (i = 0; i < MAX_CPUS; i++) { 655c145dacSAlexander Graf SpinInfo *info = &s->spin[i]; 665c145dacSAlexander Graf 676a2b3d89SAlexander Graf stl_p(&info->pir, i); 686a2b3d89SAlexander Graf stq_p(&info->r3, i); 696a2b3d89SAlexander Graf stq_p(&info->addr, 1); 705c145dacSAlexander Graf } 715c145dacSAlexander Graf } 725c145dacSAlexander Graf 73e2684c0bSAndreas Färber static void mmubooke_create_initial_mapping(CPUPPCState *env, 745c145dacSAlexander Graf target_ulong va, 75a8170e5eSAvi Kivity hwaddr pa, 76a8170e5eSAvi Kivity hwaddr len) 775c145dacSAlexander Graf { 785c145dacSAlexander Graf ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 1); 79a8170e5eSAvi Kivity hwaddr size; 805c145dacSAlexander Graf 815c145dacSAlexander Graf size = (booke206_page_size_to_tlb(len) << MAS1_TSIZE_SHIFT); 825c145dacSAlexander Graf tlb->mas1 = MAS1_VALID | size; 835c145dacSAlexander Graf tlb->mas2 = (va & TARGET_PAGE_MASK) | MAS2_M; 845c145dacSAlexander Graf tlb->mas7_3 = pa & TARGET_PAGE_MASK; 855c145dacSAlexander Graf tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX; 8605739977SPhilippe Mathieu-Daudé #ifdef CONFIG_KVM 8758f90f21SBharat Bhushan env->tlb_dirty = true; 8805739977SPhilippe Mathieu-Daudé #endif 895c145dacSAlexander Graf } 905c145dacSAlexander Graf 9114e6fe12SPaolo Bonzini static void spin_kick(CPUState *cs, run_on_cpu_data data) 925c145dacSAlexander Graf { 93794511bcSPhilippe Mathieu-Daudé CPUPPCState *env = cpu_env(cs); 9414e6fe12SPaolo Bonzini SpinInfo *curspin = data.host_ptr; 95ab3dd749SPhilippe Mathieu-Daudé hwaddr map_size = 64 * MiB; 96a8170e5eSAvi Kivity hwaddr map_start; 975c145dacSAlexander Graf 98e0eeb4a2SAlex Bennée cpu_synchronize_state(cs); 996d18a7a1SAaron Larson stl_p(&curspin->pir, env->spr[SPR_BOOKE_PIR]); 1005c145dacSAlexander Graf env->nip = ldq_p(&curspin->addr) & (map_size - 1); 1015c145dacSAlexander Graf env->gpr[3] = ldq_p(&curspin->r3); 1025c145dacSAlexander Graf env->gpr[4] = 0; 1035c145dacSAlexander Graf env->gpr[5] = 0; 1045c145dacSAlexander Graf env->gpr[6] = 0; 1055c145dacSAlexander Graf env->gpr[7] = map_size; 1065c145dacSAlexander Graf env->gpr[8] = 0; 1075c145dacSAlexander Graf env->gpr[9] = 0; 1085c145dacSAlexander Graf 1095c145dacSAlexander Graf map_start = ldq_p(&curspin->addr) & ~(map_size - 1); 1105c145dacSAlexander Graf mmubooke_create_initial_mapping(env, 0, map_start, map_size); 1115c145dacSAlexander Graf 112e0eeb4a2SAlex Bennée cs->halted = 0; 113e0eeb4a2SAlex Bennée cs->exception_index = -1; 114e0eeb4a2SAlex Bennée cs->stopped = false; 115e0eeb4a2SAlex Bennée qemu_cpu_kick(cs); 1165c145dacSAlexander Graf } 1175c145dacSAlexander Graf 118a8170e5eSAvi Kivity static void spin_write(void *opaque, hwaddr addr, uint64_t value, 1195c145dacSAlexander Graf unsigned len) 1205c145dacSAlexander Graf { 1215c145dacSAlexander Graf SpinState *s = opaque; 1225c145dacSAlexander Graf int env_idx = addr / sizeof(SpinInfo); 123912ebe10SAndreas Färber CPUState *cpu; 1245c145dacSAlexander Graf SpinInfo *curspin = &s->spin[env_idx]; 1255c145dacSAlexander Graf uint8_t *curspin_p = (uint8_t*)curspin; 1265c145dacSAlexander Graf 127912ebe10SAndreas Färber cpu = qemu_get_cpu(env_idx); 12855e5c285SAndreas Färber if (cpu == NULL) { 1295c145dacSAlexander Graf /* Unknown CPU */ 1305c145dacSAlexander Graf return; 1315c145dacSAlexander Graf } 1325c145dacSAlexander Graf 13355e5c285SAndreas Färber if (cpu->cpu_index == 0) { 1345c145dacSAlexander Graf /* primary CPU doesn't spin */ 1355c145dacSAlexander Graf return; 1365c145dacSAlexander Graf } 1375c145dacSAlexander Graf 1385c145dacSAlexander Graf curspin_p = &curspin_p[addr % sizeof(SpinInfo)]; 1395c145dacSAlexander Graf switch (len) { 1405c145dacSAlexander Graf case 1: 1415c145dacSAlexander Graf stb_p(curspin_p, value); 1425c145dacSAlexander Graf break; 1435c145dacSAlexander Graf case 2: 1445c145dacSAlexander Graf stw_p(curspin_p, value); 1455c145dacSAlexander Graf break; 1465c145dacSAlexander Graf case 4: 1475c145dacSAlexander Graf stl_p(curspin_p, value); 1485c145dacSAlexander Graf break; 1495c145dacSAlexander Graf } 1505c145dacSAlexander Graf 1515c145dacSAlexander Graf if (!(ldq_p(&curspin->addr) & 1)) { 1525c145dacSAlexander Graf /* run CPU */ 15314e6fe12SPaolo Bonzini run_on_cpu(cpu, spin_kick, RUN_ON_CPU_HOST_PTR(curspin)); 1545c145dacSAlexander Graf } 1555c145dacSAlexander Graf } 1565c145dacSAlexander Graf 157a8170e5eSAvi Kivity static uint64_t spin_read(void *opaque, hwaddr addr, unsigned len) 1585c145dacSAlexander Graf { 1595c145dacSAlexander Graf SpinState *s = opaque; 1605c145dacSAlexander Graf uint8_t *spin_p = &((uint8_t*)s->spin)[addr]; 1615c145dacSAlexander Graf 1625c145dacSAlexander Graf switch (len) { 1635c145dacSAlexander Graf case 1: 1645c145dacSAlexander Graf return ldub_p(spin_p); 1655c145dacSAlexander Graf case 2: 1665c145dacSAlexander Graf return lduw_p(spin_p); 1675c145dacSAlexander Graf case 4: 1685c145dacSAlexander Graf return ldl_p(spin_p); 1695c145dacSAlexander Graf default: 1705f2c23e6SStefan Weil hw_error("ppce500: unexpected %s with len = %u", __func__, len); 1715c145dacSAlexander Graf } 1725c145dacSAlexander Graf } 1735c145dacSAlexander Graf 174b7c28f02SStefan Weil static const MemoryRegionOps spin_rw_ops = { 1755c145dacSAlexander Graf .read = spin_read, 1765c145dacSAlexander Graf .write = spin_write, 1775c145dacSAlexander Graf .endianness = DEVICE_BIG_ENDIAN, 1785c145dacSAlexander Graf }; 1795c145dacSAlexander Graf 18009a7eb97Sxiaoqiang zhao static void ppce500_spin_initfn(Object *obj) 1815c145dacSAlexander Graf { 18209a7eb97Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 183880fc798SAndreas Färber SpinState *s = E500_SPIN(dev); 1845c145dacSAlexander Graf 18509a7eb97Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &spin_rw_ops, s, 18640c5dce9SPaolo Bonzini "e500 spin pv device", sizeof(SpinInfo) * MAX_CPUS); 187750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem); 1885c145dacSAlexander Graf } 1895c145dacSAlexander Graf 190999e12bbSAnthony Liguori static void ppce500_spin_class_init(ObjectClass *klass, void *data) 191999e12bbSAnthony Liguori { 19209a7eb97Sxiaoqiang zhao DeviceClass *dc = DEVICE_CLASS(klass); 193999e12bbSAnthony Liguori 194*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, spin_reset); 195999e12bbSAnthony Liguori } 196999e12bbSAnthony Liguori 1978c43a6f0SAndreas Färber static const TypeInfo ppce500_spin_info = { 198880fc798SAndreas Färber .name = TYPE_E500_SPIN, 19939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 20039bffca2SAnthony Liguori .instance_size = sizeof(SpinState), 20109a7eb97Sxiaoqiang zhao .instance_init = ppce500_spin_initfn, 202999e12bbSAnthony Liguori .class_init = ppce500_spin_class_init, 2035c145dacSAlexander Graf }; 2045c145dacSAlexander Graf 20583f7d43aSAndreas Färber static void ppce500_spin_register_types(void) 2065c145dacSAlexander Graf { 20739bffca2SAnthony Liguori type_register_static(&ppce500_spin_info); 2085c145dacSAlexander Graf } 20983f7d43aSAndreas Färber 21083f7d43aSAndreas Färber type_init(ppce500_spin_register_types) 211