15c145dacSAlexander Graf /*
25c145dacSAlexander Graf * QEMU PowerPC e500v2 ePAPR spinning code
35c145dacSAlexander Graf *
45c145dacSAlexander Graf * Copyright (C) 2011 Freescale Semiconductor, Inc. All rights reserved.
55c145dacSAlexander Graf *
65c145dacSAlexander Graf * Author: Alexander Graf, <agraf@suse.de>
75c145dacSAlexander Graf *
85c145dacSAlexander Graf * This library is free software; you can redistribute it and/or
95c145dacSAlexander Graf * modify it under the terms of the GNU Lesser General Public
105c145dacSAlexander Graf * License as published by the Free Software Foundation; either
116bd039cdSChetan Pant * version 2.1 of the License, or (at your option) any later version.
125c145dacSAlexander Graf *
135c145dacSAlexander Graf * This library is distributed in the hope that it will be useful,
145c145dacSAlexander Graf * but WITHOUT ANY WARRANTY; without even the implied warranty of
155c145dacSAlexander Graf * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
165c145dacSAlexander Graf * Lesser General Public License for more details.
175c145dacSAlexander Graf *
185c145dacSAlexander Graf * You should have received a copy of the GNU Lesser General Public
195c145dacSAlexander Graf * License along with this library; if not, see <http://www.gnu.org/licenses/>.
205c145dacSAlexander Graf *
215c145dacSAlexander Graf * This code is not really a device, but models an interface that usually
225c145dacSAlexander Graf * firmware takes care of. It's used when QEMU plays the role of firmware.
235c145dacSAlexander Graf *
245c145dacSAlexander Graf * Specification:
255c145dacSAlexander Graf *
265c145dacSAlexander Graf * https://www.power.org/resources/downloads/Power_ePAPR_APPROVED_v1.1.pdf
275c145dacSAlexander Graf *
285c145dacSAlexander Graf */
295c145dacSAlexander Graf
300d75590dSPeter Maydell #include "qemu/osdep.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
32ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h"
3383c9f4caSPaolo Bonzini #include "hw/hw.h"
3483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3532cad1ffSPhilippe Mathieu-Daudé #include "system/hw_accel.h"
36779a30dfSBALATON Zoltan #include "hw/ppc/ppc.h"
37a36848ffSAaron Larson #include "e500.h"
38db1015e9SEduardo Habkost #include "qom/object.h"
395c145dacSAlexander Graf
405c145dacSAlexander Graf #define MAX_CPUS 32
415c145dacSAlexander Graf
425c145dacSAlexander Graf typedef struct spin_info {
435c145dacSAlexander Graf uint64_t addr;
445c145dacSAlexander Graf uint64_t r3;
455c145dacSAlexander Graf uint32_t resv;
465c145dacSAlexander Graf uint32_t pir;
475c145dacSAlexander Graf uint64_t reserved;
487c7bb022SStefan Weil } QEMU_PACKED SpinInfo;
495c145dacSAlexander Graf
50880fc798SAndreas Färber #define TYPE_E500_SPIN "e500-spin"
518063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpinState, E500_SPIN)
52880fc798SAndreas Färber
53db1015e9SEduardo Habkost struct SpinState {
54880fc798SAndreas Färber SysBusDevice parent_obj;
55880fc798SAndreas Färber
565c145dacSAlexander Graf MemoryRegion iomem;
575c145dacSAlexander Graf SpinInfo spin[MAX_CPUS];
58db1015e9SEduardo Habkost };
595c145dacSAlexander Graf
spin_reset(DeviceState * dev)6009a7eb97Sxiaoqiang zhao static void spin_reset(DeviceState *dev)
615c145dacSAlexander Graf {
6209a7eb97Sxiaoqiang zhao SpinState *s = E500_SPIN(dev);
635c145dacSAlexander Graf int i;
645c145dacSAlexander Graf
655c145dacSAlexander Graf for (i = 0; i < MAX_CPUS; i++) {
665c145dacSAlexander Graf SpinInfo *info = &s->spin[i];
675c145dacSAlexander Graf
686a2b3d89SAlexander Graf stl_p(&info->pir, i);
696a2b3d89SAlexander Graf stq_p(&info->r3, i);
706a2b3d89SAlexander Graf stq_p(&info->addr, 1);
715c145dacSAlexander Graf }
725c145dacSAlexander Graf }
735c145dacSAlexander Graf
spin_kick(CPUState * cs,run_on_cpu_data data)7414e6fe12SPaolo Bonzini static void spin_kick(CPUState *cs, run_on_cpu_data data)
755c145dacSAlexander Graf {
76794511bcSPhilippe Mathieu-Daudé CPUPPCState *env = cpu_env(cs);
7714e6fe12SPaolo Bonzini SpinInfo *curspin = data.host_ptr;
78779a30dfSBALATON Zoltan hwaddr map_start, map_size = 64 * MiB;
79779a30dfSBALATON Zoltan ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 1);
805c145dacSAlexander Graf
81e0eeb4a2SAlex Bennée cpu_synchronize_state(cs);
826d18a7a1SAaron Larson stl_p(&curspin->pir, env->spr[SPR_BOOKE_PIR]);
835c145dacSAlexander Graf env->nip = ldq_p(&curspin->addr) & (map_size - 1);
845c145dacSAlexander Graf env->gpr[3] = ldq_p(&curspin->r3);
855c145dacSAlexander Graf env->gpr[4] = 0;
865c145dacSAlexander Graf env->gpr[5] = 0;
875c145dacSAlexander Graf env->gpr[6] = 0;
885c145dacSAlexander Graf env->gpr[7] = map_size;
895c145dacSAlexander Graf env->gpr[8] = 0;
905c145dacSAlexander Graf env->gpr[9] = 0;
915c145dacSAlexander Graf
925c145dacSAlexander Graf map_start = ldq_p(&curspin->addr) & ~(map_size - 1);
93779a30dfSBALATON Zoltan /* create initial mapping */
94779a30dfSBALATON Zoltan booke206_set_tlb(tlb, 0, map_start, map_size);
95779a30dfSBALATON Zoltan tlb->mas2 |= MAS2_M;
96779a30dfSBALATON Zoltan #ifdef CONFIG_KVM
97779a30dfSBALATON Zoltan env->tlb_dirty = true;
98779a30dfSBALATON Zoltan #endif
995c145dacSAlexander Graf
100e0eeb4a2SAlex Bennée cs->halted = 0;
101e0eeb4a2SAlex Bennée cs->exception_index = -1;
102e0eeb4a2SAlex Bennée cs->stopped = false;
103e0eeb4a2SAlex Bennée qemu_cpu_kick(cs);
1045c145dacSAlexander Graf }
1055c145dacSAlexander Graf
spin_write(void * opaque,hwaddr addr,uint64_t value,unsigned len)106a8170e5eSAvi Kivity static void spin_write(void *opaque, hwaddr addr, uint64_t value,
1075c145dacSAlexander Graf unsigned len)
1085c145dacSAlexander Graf {
1095c145dacSAlexander Graf SpinState *s = opaque;
1105c145dacSAlexander Graf int env_idx = addr / sizeof(SpinInfo);
111912ebe10SAndreas Färber CPUState *cpu;
1125c145dacSAlexander Graf SpinInfo *curspin = &s->spin[env_idx];
1135c145dacSAlexander Graf uint8_t *curspin_p = (uint8_t*)curspin;
1145c145dacSAlexander Graf
115912ebe10SAndreas Färber cpu = qemu_get_cpu(env_idx);
11655e5c285SAndreas Färber if (cpu == NULL) {
1175c145dacSAlexander Graf /* Unknown CPU */
1185c145dacSAlexander Graf return;
1195c145dacSAlexander Graf }
1205c145dacSAlexander Graf
12155e5c285SAndreas Färber if (cpu->cpu_index == 0) {
1225c145dacSAlexander Graf /* primary CPU doesn't spin */
1235c145dacSAlexander Graf return;
1245c145dacSAlexander Graf }
1255c145dacSAlexander Graf
1265c145dacSAlexander Graf curspin_p = &curspin_p[addr % sizeof(SpinInfo)];
1275c145dacSAlexander Graf switch (len) {
1285c145dacSAlexander Graf case 1:
1295c145dacSAlexander Graf stb_p(curspin_p, value);
1305c145dacSAlexander Graf break;
1315c145dacSAlexander Graf case 2:
1325c145dacSAlexander Graf stw_p(curspin_p, value);
1335c145dacSAlexander Graf break;
1345c145dacSAlexander Graf case 4:
1355c145dacSAlexander Graf stl_p(curspin_p, value);
1365c145dacSAlexander Graf break;
1375c145dacSAlexander Graf }
1385c145dacSAlexander Graf
1395c145dacSAlexander Graf if (!(ldq_p(&curspin->addr) & 1)) {
1405c145dacSAlexander Graf /* run CPU */
14114e6fe12SPaolo Bonzini run_on_cpu(cpu, spin_kick, RUN_ON_CPU_HOST_PTR(curspin));
1425c145dacSAlexander Graf }
1435c145dacSAlexander Graf }
1445c145dacSAlexander Graf
spin_read(void * opaque,hwaddr addr,unsigned len)145a8170e5eSAvi Kivity static uint64_t spin_read(void *opaque, hwaddr addr, unsigned len)
1465c145dacSAlexander Graf {
1475c145dacSAlexander Graf SpinState *s = opaque;
1485c145dacSAlexander Graf uint8_t *spin_p = &((uint8_t*)s->spin)[addr];
1495c145dacSAlexander Graf
1505c145dacSAlexander Graf switch (len) {
1515c145dacSAlexander Graf case 1:
1525c145dacSAlexander Graf return ldub_p(spin_p);
1535c145dacSAlexander Graf case 2:
1545c145dacSAlexander Graf return lduw_p(spin_p);
1555c145dacSAlexander Graf case 4:
1565c145dacSAlexander Graf return ldl_p(spin_p);
1575c145dacSAlexander Graf default:
1585f2c23e6SStefan Weil hw_error("ppce500: unexpected %s with len = %u", __func__, len);
1595c145dacSAlexander Graf }
1605c145dacSAlexander Graf }
1615c145dacSAlexander Graf
162b7c28f02SStefan Weil static const MemoryRegionOps spin_rw_ops = {
1635c145dacSAlexander Graf .read = spin_read,
1645c145dacSAlexander Graf .write = spin_write,
1655c145dacSAlexander Graf .endianness = DEVICE_BIG_ENDIAN,
1665c145dacSAlexander Graf };
1675c145dacSAlexander Graf
ppce500_spin_initfn(Object * obj)16809a7eb97Sxiaoqiang zhao static void ppce500_spin_initfn(Object *obj)
1695c145dacSAlexander Graf {
17009a7eb97Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj);
171880fc798SAndreas Färber SpinState *s = E500_SPIN(dev);
1725c145dacSAlexander Graf
17309a7eb97Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &spin_rw_ops, s,
17440c5dce9SPaolo Bonzini "e500 spin pv device", sizeof(SpinInfo) * MAX_CPUS);
175750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem);
1765c145dacSAlexander Graf }
1775c145dacSAlexander Graf
ppce500_spin_class_init(ObjectClass * klass,const void * data)178*12d1a768SPhilippe Mathieu-Daudé static void ppce500_spin_class_init(ObjectClass *klass, const void *data)
179999e12bbSAnthony Liguori {
18009a7eb97Sxiaoqiang zhao DeviceClass *dc = DEVICE_CLASS(klass);
181999e12bbSAnthony Liguori
182e3d08143SPeter Maydell device_class_set_legacy_reset(dc, spin_reset);
183999e12bbSAnthony Liguori }
184999e12bbSAnthony Liguori
1858c43a6f0SAndreas Färber static const TypeInfo ppce500_spin_info = {
186880fc798SAndreas Färber .name = TYPE_E500_SPIN,
18739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE,
18839bffca2SAnthony Liguori .instance_size = sizeof(SpinState),
18909a7eb97Sxiaoqiang zhao .instance_init = ppce500_spin_initfn,
190999e12bbSAnthony Liguori .class_init = ppce500_spin_class_init,
1915c145dacSAlexander Graf };
1925c145dacSAlexander Graf
ppce500_spin_register_types(void)19383f7d43aSAndreas Färber static void ppce500_spin_register_types(void)
1945c145dacSAlexander Graf {
19539bffca2SAnthony Liguori type_register_static(&ppce500_spin_info);
1965c145dacSAlexander Graf }
19783f7d43aSAndreas Färber
19883f7d43aSAndreas Färber type_init(ppce500_spin_register_types)
199