1a3980bf5SBenjamin Herrenschmidt /* 2a3980bf5SBenjamin Herrenschmidt * QEMU PowerPC PowerNV LPC controller 3a3980bf5SBenjamin Herrenschmidt * 4a3980bf5SBenjamin Herrenschmidt * Copyright (c) 2016, IBM Corporation. 5a3980bf5SBenjamin Herrenschmidt * 6a3980bf5SBenjamin Herrenschmidt * This library is free software; you can redistribute it and/or 7a3980bf5SBenjamin Herrenschmidt * modify it under the terms of the GNU Lesser General Public 8a3980bf5SBenjamin Herrenschmidt * License as published by the Free Software Foundation; either 9f70c5966SChetan Pant * version 2.1 of the License, or (at your option) any later version. 10a3980bf5SBenjamin Herrenschmidt * 11a3980bf5SBenjamin Herrenschmidt * This library is distributed in the hope that it will be useful, 12a3980bf5SBenjamin Herrenschmidt * but WITHOUT ANY WARRANTY; without even the implied warranty of 13a3980bf5SBenjamin Herrenschmidt * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14a3980bf5SBenjamin Herrenschmidt * Lesser General Public License for more details. 15a3980bf5SBenjamin Herrenschmidt * 16a3980bf5SBenjamin Herrenschmidt * You should have received a copy of the GNU Lesser General Public 17a3980bf5SBenjamin Herrenschmidt * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18a3980bf5SBenjamin Herrenschmidt */ 19a3980bf5SBenjamin Herrenschmidt 20a3980bf5SBenjamin Herrenschmidt #include "qemu/osdep.h" 21fcf5ef2aSThomas Huth #include "target/ppc/cpu.h" 22a3980bf5SBenjamin Herrenschmidt #include "qapi/error.h" 23a3980bf5SBenjamin Herrenschmidt #include "qemu/log.h" 240b8fa32fSMarkus Armbruster #include "qemu/module.h" 2564552b6bSMarkus Armbruster #include "hw/irq.h" 2604026890SCédric Le Goater #include "hw/isa/isa.h" 27b63f3893SGreg Kurz #include "hw/qdev-properties.h" 28a3980bf5SBenjamin Herrenschmidt #include "hw/ppc/pnv.h" 292c6fe2e2SMarkus Armbruster #include "hw/ppc/pnv_chip.h" 30ec575aa0SCédric Le Goater #include "hw/ppc/pnv_lpc.h" 31ec575aa0SCédric Le Goater #include "hw/ppc/pnv_xscom.h" 32a3980bf5SBenjamin Herrenschmidt #include "hw/ppc/fdt.h" 33a3980bf5SBenjamin Herrenschmidt 34a3980bf5SBenjamin Herrenschmidt #include <libfdt.h> 35a3980bf5SBenjamin Herrenschmidt 36a3980bf5SBenjamin Herrenschmidt enum { 37a3980bf5SBenjamin Herrenschmidt ECCB_CTL = 0, 38a3980bf5SBenjamin Herrenschmidt ECCB_RESET = 1, 39a3980bf5SBenjamin Herrenschmidt ECCB_STAT = 2, 40a3980bf5SBenjamin Herrenschmidt ECCB_DATA = 3, 41a3980bf5SBenjamin Herrenschmidt }; 42a3980bf5SBenjamin Herrenschmidt 43a3980bf5SBenjamin Herrenschmidt /* OPB Master LS registers */ 448207b906SCédric Le Goater #define OPB_MASTER_LS_ROUTE0 0x8 458207b906SCédric Le Goater #define OPB_MASTER_LS_ROUTE1 0xC 46a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_STAT 0x50 47a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_IRQ_LPC 0x00000800 48a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_MASK 0x54 49a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_POL 0x58 50a3980bf5SBenjamin Herrenschmidt #define OPB_MASTER_LS_IRQ_INPUT 0x5c 51a3980bf5SBenjamin Herrenschmidt 52a3980bf5SBenjamin Herrenschmidt /* LPC HC registers */ 53a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_SEG_IDSEL 0x24 54a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_ACC_SIZE 0x28 55a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_1B 0x00000000 56a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_2B 0x01000000 57a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_4B 0x02000000 58a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_16B 0x04000000 59a3980bf5SBenjamin Herrenschmidt #define LPC_HC_FW_RD_128B 0x07000000 60a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_CTRL 0x30 61a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_EN 0x80000000 62a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_QMODE 0x40000000 63a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_MASK 0x03000000 64a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_4CLK 0x00000000 65a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_6CLK 0x01000000 66a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSER_START_8CLK 0x02000000 6724c3caffSNicholas Piggin #define LPC_HC_IRQSER_AUTO_CLEAR 0x00800000 68a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQMASK 0x34 /* same bit defs as LPC_HC_IRQSTAT */ 69a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQSTAT 0x38 70a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SERIRQ0 0x80000000 /* all bits down to ... */ 71a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SERIRQ16 0x00008000 /* IRQ16=IOCHK#, IRQ2=SMI# */ 72a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SERIRQ_ALL 0xffff8000 73a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_LRESET 0x00000400 74a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_ABNORM_ERR 0x00000080 75a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_NORESP_ERR 0x00000040 76a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_NORM_ERR 0x00000020 77a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_TIMEOUT_ERR 0x00000010 78a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_TARG_TAR_ERR 0x00000008 79a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_BM_TAR_ERR 0x00000004 80a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_BM0_REQ 0x00000002 81a3980bf5SBenjamin Herrenschmidt #define LPC_HC_IRQ_SYNC_BM1_REQ 0x00000001 82a3980bf5SBenjamin Herrenschmidt #define LPC_HC_ERROR_ADDRESS 0x40 83a3980bf5SBenjamin Herrenschmidt 84a3980bf5SBenjamin Herrenschmidt #define LPC_OPB_SIZE 0x100000000ull 85a3980bf5SBenjamin Herrenschmidt 86a3980bf5SBenjamin Herrenschmidt #define ISA_IO_SIZE 0x00010000 87a3980bf5SBenjamin Herrenschmidt #define ISA_MEM_SIZE 0x10000000 88b9ece4a7SNicholas Piggin #define ISA_FW_SIZE 0x100000000 89a3980bf5SBenjamin Herrenschmidt #define LPC_IO_OPB_ADDR 0xd0010000 90a3980bf5SBenjamin Herrenschmidt #define LPC_IO_OPB_SIZE 0x00010000 9195bd61c4SCédric Le Goater #define LPC_MEM_OPB_ADDR 0xe0000000 92a3980bf5SBenjamin Herrenschmidt #define LPC_MEM_OPB_SIZE 0x10000000 93a3980bf5SBenjamin Herrenschmidt #define LPC_FW_OPB_ADDR 0xf0000000 94a3980bf5SBenjamin Herrenschmidt #define LPC_FW_OPB_SIZE 0x10000000 95a3980bf5SBenjamin Herrenschmidt 96a3980bf5SBenjamin Herrenschmidt #define LPC_OPB_REGS_OPB_ADDR 0xc0010000 976f89f48eSCédric Le Goater #define LPC_OPB_REGS_OPB_SIZE 0x00000060 986f89f48eSCédric Le Goater #define LPC_OPB_REGS_OPBA_ADDR 0xc0011000 996f89f48eSCédric Le Goater #define LPC_OPB_REGS_OPBA_SIZE 0x00000008 100a3980bf5SBenjamin Herrenschmidt #define LPC_HC_REGS_OPB_ADDR 0xc0012000 1016f89f48eSCédric Le Goater #define LPC_HC_REGS_OPB_SIZE 0x00000100 102a3980bf5SBenjamin Herrenschmidt 103b168a138SCédric Le Goater static int pnv_lpc_dt_xscom(PnvXScomInterface *dev, void *fdt, int xscom_offset) 104a3980bf5SBenjamin Herrenschmidt { 105a3980bf5SBenjamin Herrenschmidt const char compat[] = "ibm,power8-lpc\0ibm,lpc"; 106a3980bf5SBenjamin Herrenschmidt char *name; 107a3980bf5SBenjamin Herrenschmidt int offset; 108a3980bf5SBenjamin Herrenschmidt uint32_t lpc_pcba = PNV_XSCOM_LPC_BASE; 109a3980bf5SBenjamin Herrenschmidt uint32_t reg[] = { 110a3980bf5SBenjamin Herrenschmidt cpu_to_be32(lpc_pcba), 111a3980bf5SBenjamin Herrenschmidt cpu_to_be32(PNV_XSCOM_LPC_SIZE) 112a3980bf5SBenjamin Herrenschmidt }; 113a3980bf5SBenjamin Herrenschmidt 114a3980bf5SBenjamin Herrenschmidt name = g_strdup_printf("isa@%x", lpc_pcba); 115a3980bf5SBenjamin Herrenschmidt offset = fdt_add_subnode(fdt, xscom_offset, name); 116a3980bf5SBenjamin Herrenschmidt _FDT(offset); 117a3980bf5SBenjamin Herrenschmidt g_free(name); 118a3980bf5SBenjamin Herrenschmidt 119a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg)))); 120a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop_cell(fdt, offset, "#address-cells", 2))); 121a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop_cell(fdt, offset, "#size-cells", 1))); 122a3980bf5SBenjamin Herrenschmidt _FDT((fdt_setprop(fdt, offset, "compatible", compat, sizeof(compat)))); 123a3980bf5SBenjamin Herrenschmidt return 0; 124a3980bf5SBenjamin Herrenschmidt } 125a3980bf5SBenjamin Herrenschmidt 12615376c66SCédric Le Goater /* POWER9 only */ 1272661f6abSCédric Le Goater int pnv_dt_lpc(PnvChip *chip, void *fdt, int root_offset, uint64_t lpcm_addr, 1282661f6abSCédric Le Goater uint64_t lpcm_size) 12915376c66SCédric Le Goater { 13015376c66SCédric Le Goater const char compat[] = "ibm,power9-lpcm-opb\0simple-bus"; 13115376c66SCédric Le Goater const char lpc_compat[] = "ibm,power9-lpc\0ibm,lpc"; 13215376c66SCédric Le Goater char *name; 13315376c66SCédric Le Goater int offset, lpcm_offset; 13415376c66SCédric Le Goater uint32_t opb_ranges[8] = { 0, 13515376c66SCédric Le Goater cpu_to_be32(lpcm_addr >> 32), 13615376c66SCédric Le Goater cpu_to_be32((uint32_t)lpcm_addr), 1372661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2), 1382661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2), 13915376c66SCédric Le Goater cpu_to_be32(lpcm_addr >> 32), 1402661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2), 1412661f6abSCédric Le Goater cpu_to_be32(lpcm_size / 2), 14215376c66SCédric Le Goater }; 14315376c66SCédric Le Goater uint32_t opb_reg[4] = { cpu_to_be32(lpcm_addr >> 32), 14415376c66SCédric Le Goater cpu_to_be32((uint32_t)lpcm_addr), 1452661f6abSCédric Le Goater cpu_to_be32(lpcm_size >> 32), 1462661f6abSCédric Le Goater cpu_to_be32((uint32_t)lpcm_size), 14715376c66SCédric Le Goater }; 14895bd61c4SCédric Le Goater uint32_t lpc_ranges[12] = { 0, 0, 14995bd61c4SCédric Le Goater cpu_to_be32(LPC_MEM_OPB_ADDR), 15095bd61c4SCédric Le Goater cpu_to_be32(LPC_MEM_OPB_SIZE), 15195bd61c4SCédric Le Goater cpu_to_be32(1), 0, 15295bd61c4SCédric Le Goater cpu_to_be32(LPC_IO_OPB_ADDR), 15395bd61c4SCédric Le Goater cpu_to_be32(LPC_IO_OPB_SIZE), 15495bd61c4SCédric Le Goater cpu_to_be32(3), 0, 15595bd61c4SCédric Le Goater cpu_to_be32(LPC_FW_OPB_ADDR), 15695bd61c4SCédric Le Goater cpu_to_be32(LPC_FW_OPB_SIZE), 15795bd61c4SCédric Le Goater }; 15815376c66SCédric Le Goater uint32_t reg[2]; 15915376c66SCédric Le Goater 16015376c66SCédric Le Goater /* 16115376c66SCédric Le Goater * OPB bus 16215376c66SCédric Le Goater */ 16315376c66SCédric Le Goater name = g_strdup_printf("lpcm-opb@%"PRIx64, lpcm_addr); 16415376c66SCédric Le Goater lpcm_offset = fdt_add_subnode(fdt, root_offset, name); 16515376c66SCédric Le Goater _FDT(lpcm_offset); 16615376c66SCédric Le Goater g_free(name); 16715376c66SCédric Le Goater 16815376c66SCédric Le Goater _FDT((fdt_setprop(fdt, lpcm_offset, "reg", opb_reg, sizeof(opb_reg)))); 16915376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, lpcm_offset, "#address-cells", 1))); 17015376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, lpcm_offset, "#size-cells", 1))); 17115376c66SCédric Le Goater _FDT((fdt_setprop(fdt, lpcm_offset, "compatible", compat, sizeof(compat)))); 17215376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, lpcm_offset, "ibm,chip-id", chip->chip_id))); 17315376c66SCédric Le Goater _FDT((fdt_setprop(fdt, lpcm_offset, "ranges", opb_ranges, 17415376c66SCédric Le Goater sizeof(opb_ranges)))); 17515376c66SCédric Le Goater 17615376c66SCédric Le Goater /* 17715376c66SCédric Le Goater * OPB Master registers 17815376c66SCédric Le Goater */ 17915376c66SCédric Le Goater name = g_strdup_printf("opb-master@%x", LPC_OPB_REGS_OPB_ADDR); 18015376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name); 18115376c66SCédric Le Goater _FDT(offset); 18215376c66SCédric Le Goater g_free(name); 18315376c66SCédric Le Goater 18415376c66SCédric Le Goater reg[0] = cpu_to_be32(LPC_OPB_REGS_OPB_ADDR); 18515376c66SCédric Le Goater reg[1] = cpu_to_be32(LPC_OPB_REGS_OPB_SIZE); 18615376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg)))); 18715376c66SCédric Le Goater _FDT((fdt_setprop_string(fdt, offset, "compatible", 18815376c66SCédric Le Goater "ibm,power9-lpcm-opb-master"))); 18915376c66SCédric Le Goater 19015376c66SCédric Le Goater /* 19115376c66SCédric Le Goater * OPB arbitrer registers 19215376c66SCédric Le Goater */ 19315376c66SCédric Le Goater name = g_strdup_printf("opb-arbitrer@%x", LPC_OPB_REGS_OPBA_ADDR); 19415376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name); 19515376c66SCédric Le Goater _FDT(offset); 19615376c66SCédric Le Goater g_free(name); 19715376c66SCédric Le Goater 19815376c66SCédric Le Goater reg[0] = cpu_to_be32(LPC_OPB_REGS_OPBA_ADDR); 19915376c66SCédric Le Goater reg[1] = cpu_to_be32(LPC_OPB_REGS_OPBA_SIZE); 20015376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg)))); 20115376c66SCédric Le Goater _FDT((fdt_setprop_string(fdt, offset, "compatible", 20215376c66SCédric Le Goater "ibm,power9-lpcm-opb-arbiter"))); 20315376c66SCédric Le Goater 20415376c66SCédric Le Goater /* 20515376c66SCédric Le Goater * LPC Host Controller registers 20615376c66SCédric Le Goater */ 20715376c66SCédric Le Goater name = g_strdup_printf("lpc-controller@%x", LPC_HC_REGS_OPB_ADDR); 20815376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name); 20915376c66SCédric Le Goater _FDT(offset); 21015376c66SCédric Le Goater g_free(name); 21115376c66SCédric Le Goater 21215376c66SCédric Le Goater reg[0] = cpu_to_be32(LPC_HC_REGS_OPB_ADDR); 21315376c66SCédric Le Goater reg[1] = cpu_to_be32(LPC_HC_REGS_OPB_SIZE); 21415376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "reg", reg, sizeof(reg)))); 21515376c66SCédric Le Goater _FDT((fdt_setprop_string(fdt, offset, "compatible", 21615376c66SCédric Le Goater "ibm,power9-lpc-controller"))); 21715376c66SCédric Le Goater 21815376c66SCédric Le Goater name = g_strdup_printf("lpc@0"); 21915376c66SCédric Le Goater offset = fdt_add_subnode(fdt, lpcm_offset, name); 22015376c66SCédric Le Goater _FDT(offset); 22115376c66SCédric Le Goater g_free(name); 22215376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, offset, "#address-cells", 2))); 22315376c66SCédric Le Goater _FDT((fdt_setprop_cell(fdt, offset, "#size-cells", 1))); 22415376c66SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "compatible", lpc_compat, 22515376c66SCédric Le Goater sizeof(lpc_compat)))); 22695bd61c4SCédric Le Goater _FDT((fdt_setprop(fdt, offset, "ranges", lpc_ranges, 22795bd61c4SCédric Le Goater sizeof(lpc_ranges)))); 22815376c66SCédric Le Goater 22915376c66SCédric Le Goater return 0; 23015376c66SCédric Le Goater } 23115376c66SCédric Le Goater 232a3980bf5SBenjamin Herrenschmidt /* 233a3980bf5SBenjamin Herrenschmidt * These read/write handlers of the OPB address space should be common 234a3980bf5SBenjamin Herrenschmidt * with the P9 LPC Controller which uses direct MMIOs. 235a3980bf5SBenjamin Herrenschmidt * 236a3980bf5SBenjamin Herrenschmidt * TODO: rework to use address_space_stq() and address_space_ldq() 237a3980bf5SBenjamin Herrenschmidt * instead. 238a3980bf5SBenjamin Herrenschmidt */ 23924bd283bSNicholas Piggin bool pnv_lpc_opb_read(PnvLpcController *lpc, uint32_t addr, 24024bd283bSNicholas Piggin uint8_t *data, int sz) 241a3980bf5SBenjamin Herrenschmidt { 242a3980bf5SBenjamin Herrenschmidt /* XXX Handle access size limits and FW read caching here */ 24319f70347SPeter Maydell return !address_space_read(&lpc->opb_as, addr, MEMTXATTRS_UNSPECIFIED, 24419f70347SPeter Maydell data, sz); 245a3980bf5SBenjamin Herrenschmidt } 246a3980bf5SBenjamin Herrenschmidt 24724bd283bSNicholas Piggin bool pnv_lpc_opb_write(PnvLpcController *lpc, uint32_t addr, 24824bd283bSNicholas Piggin uint8_t *data, int sz) 249a3980bf5SBenjamin Herrenschmidt { 250a3980bf5SBenjamin Herrenschmidt /* XXX Handle access size limits here */ 25119f70347SPeter Maydell return !address_space_write(&lpc->opb_as, addr, MEMTXATTRS_UNSPECIFIED, 25219f70347SPeter Maydell data, sz); 253a3980bf5SBenjamin Herrenschmidt } 254a3980bf5SBenjamin Herrenschmidt 255a6a444a8SCédric Le Goater #define ECCB_CTL_READ PPC_BIT(15) 256a3980bf5SBenjamin Herrenschmidt #define ECCB_CTL_SZ_LSH (63 - 7) 257a6a444a8SCédric Le Goater #define ECCB_CTL_SZ_MASK PPC_BITMASK(4, 7) 258a6a444a8SCédric Le Goater #define ECCB_CTL_ADDR_MASK PPC_BITMASK(32, 63) 259a3980bf5SBenjamin Herrenschmidt 260a6a444a8SCédric Le Goater #define ECCB_STAT_OP_DONE PPC_BIT(52) 261a6a444a8SCédric Le Goater #define ECCB_STAT_OP_ERR PPC_BIT(52) 262a3980bf5SBenjamin Herrenschmidt #define ECCB_STAT_RD_DATA_LSH (63 - 37) 263a3980bf5SBenjamin Herrenschmidt #define ECCB_STAT_RD_DATA_MASK (0xffffffff << ECCB_STAT_RD_DATA_LSH) 264a3980bf5SBenjamin Herrenschmidt 265a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_do_eccb(PnvLpcController *lpc, uint64_t cmd) 266a3980bf5SBenjamin Herrenschmidt { 267a3980bf5SBenjamin Herrenschmidt /* XXX Check for magic bits at the top, addr size etc... */ 268a3980bf5SBenjamin Herrenschmidt unsigned int sz = (cmd & ECCB_CTL_SZ_MASK) >> ECCB_CTL_SZ_LSH; 269a3980bf5SBenjamin Herrenschmidt uint32_t opb_addr = cmd & ECCB_CTL_ADDR_MASK; 270d07945e7SPrasad J Pandit uint8_t data[8]; 271a3980bf5SBenjamin Herrenschmidt bool success; 272a3980bf5SBenjamin Herrenschmidt 273d07945e7SPrasad J Pandit if (sz > sizeof(data)) { 274d07945e7SPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, 275d07945e7SPrasad J Pandit "ECCB: invalid operation at @0x%08x size %d\n", opb_addr, sz); 276d07945e7SPrasad J Pandit return; 277d07945e7SPrasad J Pandit } 278d07945e7SPrasad J Pandit 279a3980bf5SBenjamin Herrenschmidt if (cmd & ECCB_CTL_READ) { 28024bd283bSNicholas Piggin success = pnv_lpc_opb_read(lpc, opb_addr, data, sz); 281a3980bf5SBenjamin Herrenschmidt if (success) { 282a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = ECCB_STAT_OP_DONE | 283a3980bf5SBenjamin Herrenschmidt (((uint64_t)data[0]) << 24 | 284a3980bf5SBenjamin Herrenschmidt ((uint64_t)data[1]) << 16 | 285a3980bf5SBenjamin Herrenschmidt ((uint64_t)data[2]) << 8 | 286a3980bf5SBenjamin Herrenschmidt ((uint64_t)data[3])) << ECCB_STAT_RD_DATA_LSH; 287a3980bf5SBenjamin Herrenschmidt } else { 288a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = ECCB_STAT_OP_DONE | 289a3980bf5SBenjamin Herrenschmidt (0xffffffffull << ECCB_STAT_RD_DATA_LSH); 290a3980bf5SBenjamin Herrenschmidt } 291a3980bf5SBenjamin Herrenschmidt } else { 292a3980bf5SBenjamin Herrenschmidt data[0] = lpc->eccb_data_reg >> 24; 293a3980bf5SBenjamin Herrenschmidt data[1] = lpc->eccb_data_reg >> 16; 294a3980bf5SBenjamin Herrenschmidt data[2] = lpc->eccb_data_reg >> 8; 295a3980bf5SBenjamin Herrenschmidt data[3] = lpc->eccb_data_reg; 296a3980bf5SBenjamin Herrenschmidt 29724bd283bSNicholas Piggin success = pnv_lpc_opb_write(lpc, opb_addr, data, sz); 298a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = ECCB_STAT_OP_DONE; 299a3980bf5SBenjamin Herrenschmidt } 300a3980bf5SBenjamin Herrenschmidt /* XXX Which error bit (if any) to signal OPB error ? */ 301a3980bf5SBenjamin Herrenschmidt } 302a3980bf5SBenjamin Herrenschmidt 303a3980bf5SBenjamin Herrenschmidt static uint64_t pnv_lpc_xscom_read(void *opaque, hwaddr addr, unsigned size) 304a3980bf5SBenjamin Herrenschmidt { 305a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque); 306a3980bf5SBenjamin Herrenschmidt uint32_t offset = addr >> 3; 307a3980bf5SBenjamin Herrenschmidt uint64_t val = 0; 308a3980bf5SBenjamin Herrenschmidt 309a3980bf5SBenjamin Herrenschmidt switch (offset & 3) { 310a3980bf5SBenjamin Herrenschmidt case ECCB_CTL: 311a3980bf5SBenjamin Herrenschmidt case ECCB_RESET: 312a3980bf5SBenjamin Herrenschmidt val = 0; 313a3980bf5SBenjamin Herrenschmidt break; 314a3980bf5SBenjamin Herrenschmidt case ECCB_STAT: 315a3980bf5SBenjamin Herrenschmidt val = lpc->eccb_stat_reg; 316a3980bf5SBenjamin Herrenschmidt lpc->eccb_stat_reg = 0; 317a3980bf5SBenjamin Herrenschmidt break; 318a3980bf5SBenjamin Herrenschmidt case ECCB_DATA: 319a3980bf5SBenjamin Herrenschmidt val = ((uint64_t)lpc->eccb_data_reg) << 32; 320a3980bf5SBenjamin Herrenschmidt break; 321a3980bf5SBenjamin Herrenschmidt } 322a3980bf5SBenjamin Herrenschmidt return val; 323a3980bf5SBenjamin Herrenschmidt } 324a3980bf5SBenjamin Herrenschmidt 325a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_xscom_write(void *opaque, hwaddr addr, 326a3980bf5SBenjamin Herrenschmidt uint64_t val, unsigned size) 327a3980bf5SBenjamin Herrenschmidt { 328a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque); 329a3980bf5SBenjamin Herrenschmidt uint32_t offset = addr >> 3; 330a3980bf5SBenjamin Herrenschmidt 331a3980bf5SBenjamin Herrenschmidt switch (offset & 3) { 332a3980bf5SBenjamin Herrenschmidt case ECCB_CTL: 333a3980bf5SBenjamin Herrenschmidt pnv_lpc_do_eccb(lpc, val); 334a3980bf5SBenjamin Herrenschmidt break; 335a3980bf5SBenjamin Herrenschmidt case ECCB_RESET: 336a3980bf5SBenjamin Herrenschmidt /* XXXX */ 337a3980bf5SBenjamin Herrenschmidt break; 338a3980bf5SBenjamin Herrenschmidt case ECCB_STAT: 339a3980bf5SBenjamin Herrenschmidt break; 340a3980bf5SBenjamin Herrenschmidt case ECCB_DATA: 341a3980bf5SBenjamin Herrenschmidt lpc->eccb_data_reg = val >> 32; 342a3980bf5SBenjamin Herrenschmidt break; 343a3980bf5SBenjamin Herrenschmidt } 344a3980bf5SBenjamin Herrenschmidt } 345a3980bf5SBenjamin Herrenschmidt 346a3980bf5SBenjamin Herrenschmidt static const MemoryRegionOps pnv_lpc_xscom_ops = { 347a3980bf5SBenjamin Herrenschmidt .read = pnv_lpc_xscom_read, 348a3980bf5SBenjamin Herrenschmidt .write = pnv_lpc_xscom_write, 349a3980bf5SBenjamin Herrenschmidt .valid.min_access_size = 8, 350a3980bf5SBenjamin Herrenschmidt .valid.max_access_size = 8, 351a3980bf5SBenjamin Herrenschmidt .impl.min_access_size = 8, 352a3980bf5SBenjamin Herrenschmidt .impl.max_access_size = 8, 353a3980bf5SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN, 354a3980bf5SBenjamin Herrenschmidt }; 355a3980bf5SBenjamin Herrenschmidt 356f27f31b5SNicholas Piggin static void pnv_lpc_opb_noresponse(PnvLpcController *lpc); 357f27f31b5SNicholas Piggin 35815376c66SCédric Le Goater static uint64_t pnv_lpc_mmio_read(void *opaque, hwaddr addr, unsigned size) 35915376c66SCédric Le Goater { 36015376c66SCédric Le Goater PnvLpcController *lpc = PNV_LPC(opaque); 36115376c66SCédric Le Goater uint64_t val = 0; 36215376c66SCédric Le Goater uint32_t opb_addr = addr & ECCB_CTL_ADDR_MASK; 36315376c66SCédric Le Goater MemTxResult result; 36415376c66SCédric Le Goater 36515376c66SCédric Le Goater switch (size) { 36615376c66SCédric Le Goater case 4: 36715376c66SCédric Le Goater val = address_space_ldl(&lpc->opb_as, opb_addr, MEMTXATTRS_UNSPECIFIED, 36815376c66SCédric Le Goater &result); 36915376c66SCédric Le Goater break; 37015376c66SCédric Le Goater case 1: 37115376c66SCédric Le Goater val = address_space_ldub(&lpc->opb_as, opb_addr, MEMTXATTRS_UNSPECIFIED, 37215376c66SCédric Le Goater &result); 37315376c66SCédric Le Goater break; 37415376c66SCédric Le Goater default: 37515376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB read failed at @0x%" 37615376c66SCédric Le Goater HWADDR_PRIx " invalid size %d\n", addr, size); 37715376c66SCédric Le Goater return 0; 37815376c66SCédric Le Goater } 37915376c66SCédric Le Goater 38015376c66SCédric Le Goater if (result != MEMTX_OK) { 381f27f31b5SNicholas Piggin pnv_lpc_opb_noresponse(lpc); 38215376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB read failed at @0x%" 38315376c66SCédric Le Goater HWADDR_PRIx "\n", addr); 38415376c66SCédric Le Goater } 38515376c66SCédric Le Goater 38615376c66SCédric Le Goater return val; 38715376c66SCédric Le Goater } 38815376c66SCédric Le Goater 38915376c66SCédric Le Goater static void pnv_lpc_mmio_write(void *opaque, hwaddr addr, 39015376c66SCédric Le Goater uint64_t val, unsigned size) 39115376c66SCédric Le Goater { 39215376c66SCédric Le Goater PnvLpcController *lpc = PNV_LPC(opaque); 39315376c66SCédric Le Goater uint32_t opb_addr = addr & ECCB_CTL_ADDR_MASK; 39415376c66SCédric Le Goater MemTxResult result; 39515376c66SCédric Le Goater 39615376c66SCédric Le Goater switch (size) { 39715376c66SCédric Le Goater case 4: 39815376c66SCédric Le Goater address_space_stl(&lpc->opb_as, opb_addr, val, MEMTXATTRS_UNSPECIFIED, 39915376c66SCédric Le Goater &result); 40015376c66SCédric Le Goater break; 40115376c66SCédric Le Goater case 1: 40215376c66SCédric Le Goater address_space_stb(&lpc->opb_as, opb_addr, val, MEMTXATTRS_UNSPECIFIED, 40315376c66SCédric Le Goater &result); 40415376c66SCédric Le Goater break; 40515376c66SCédric Le Goater default: 40615376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB write failed at @0x%" 40715376c66SCédric Le Goater HWADDR_PRIx " invalid size %d\n", addr, size); 40815376c66SCédric Le Goater return; 40915376c66SCédric Le Goater } 41015376c66SCédric Le Goater 41115376c66SCédric Le Goater if (result != MEMTX_OK) { 412f27f31b5SNicholas Piggin pnv_lpc_opb_noresponse(lpc); 41315376c66SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "OPB write failed at @0x%" 41415376c66SCédric Le Goater HWADDR_PRIx "\n", addr); 41515376c66SCédric Le Goater } 41615376c66SCédric Le Goater } 41715376c66SCédric Le Goater 41815376c66SCédric Le Goater static const MemoryRegionOps pnv_lpc_mmio_ops = { 41915376c66SCédric Le Goater .read = pnv_lpc_mmio_read, 42015376c66SCédric Le Goater .write = pnv_lpc_mmio_write, 42115376c66SCédric Le Goater .impl = { 42215376c66SCédric Le Goater .min_access_size = 1, 42315376c66SCédric Le Goater .max_access_size = 4, 42415376c66SCédric Le Goater }, 42515376c66SCédric Le Goater .endianness = DEVICE_BIG_ENDIAN, 42615376c66SCédric Le Goater }; 42715376c66SCédric Le Goater 42824c3caffSNicholas Piggin /* Program the POWER9 LPC irq to PSI serirq routing table */ 42924c3caffSNicholas Piggin static void pnv_lpc_eval_serirq_routes(PnvLpcController *lpc) 4304d1df88bSBenjamin Herrenschmidt { 43124c3caffSNicholas Piggin int irq; 4324d1df88bSBenjamin Herrenschmidt 43324c3caffSNicholas Piggin if (!lpc->psi_has_serirq) { 43484416e26SNicholas Piggin if ((lpc->opb_irq_route0 & PPC_BITMASK32(8, 13)) || 43584416e26SNicholas Piggin (lpc->opb_irq_route1 & PPC_BITMASK32(4, 31))) { 43624c3caffSNicholas Piggin qemu_log_mask(LOG_GUEST_ERROR, 43724c3caffSNicholas Piggin "OPB: setting serirq routing on POWER8 system, ignoring.\n"); 43824c3caffSNicholas Piggin } 43924c3caffSNicholas Piggin return; 4404d1df88bSBenjamin Herrenschmidt } 4414d1df88bSBenjamin Herrenschmidt 442899e4886SNicholas Piggin /* 443899e4886SNicholas Piggin * Each of the ISA irqs is routed to one of the 4 SERIRQ irqs with 2 444899e4886SNicholas Piggin * bits, split across 2 OPB registers. 445899e4886SNicholas Piggin */ 44624c3caffSNicholas Piggin for (irq = 0; irq <= 13; irq++) { 447899e4886SNicholas Piggin int serirq = extract32(lpc->opb_irq_route1, 448899e4886SNicholas Piggin PPC_BIT32_NR(5 + irq * 2), 2); 44924c3caffSNicholas Piggin lpc->irq_to_serirq_route[irq] = serirq; 45024c3caffSNicholas Piggin } 45124c3caffSNicholas Piggin 45224c3caffSNicholas Piggin for (irq = 14; irq < ISA_NUM_IRQS; irq++) { 453899e4886SNicholas Piggin int serirq = extract32(lpc->opb_irq_route0, 454899e4886SNicholas Piggin PPC_BIT32_NR(9 + (irq - 14) * 2), 2); 45524c3caffSNicholas Piggin lpc->irq_to_serirq_route[irq] = serirq; 45624c3caffSNicholas Piggin } 45724c3caffSNicholas Piggin } 45824c3caffSNicholas Piggin 45924c3caffSNicholas Piggin static void pnv_lpc_eval_irqs(PnvLpcController *lpc) 46024c3caffSNicholas Piggin { 46124c3caffSNicholas Piggin uint32_t active_irqs = 0; 46224c3caffSNicholas Piggin 46324c3caffSNicholas Piggin active_irqs = lpc->lpc_hc_irqstat & lpc->lpc_hc_irqmask; 464a2dea722SNicholas Piggin if (!(lpc->lpc_hc_irqser_ctrl & LPC_HC_IRQSER_EN)) { 465a2dea722SNicholas Piggin active_irqs &= ~LPC_HC_IRQ_SERIRQ_ALL; 46624c3caffSNicholas Piggin } 46724c3caffSNicholas Piggin 46824c3caffSNicholas Piggin /* Reflect the interrupt */ 469a2dea722SNicholas Piggin if (lpc->psi_has_serirq) { 470a2dea722SNicholas Piggin /* 471a2dea722SNicholas Piggin * POWER9 and later have routing fields in OPB master registers that 472a2dea722SNicholas Piggin * send LPC irqs to 4 output lines that raise the PSI SERIRQ irqs. 473a2dea722SNicholas Piggin * These don't appear to get latched into an OPB register like the 474a2dea722SNicholas Piggin * LPCHC irqs. 475a2dea722SNicholas Piggin */ 476a2dea722SNicholas Piggin bool serirq_out[4] = { false, false, false, false }; 477a2dea722SNicholas Piggin int irq; 478a2dea722SNicholas Piggin 479a2dea722SNicholas Piggin for (irq = 0; irq < ISA_NUM_IRQS; irq++) { 480a2dea722SNicholas Piggin if (active_irqs & (LPC_HC_IRQ_SERIRQ0 >> irq)) { 481a2dea722SNicholas Piggin serirq_out[lpc->irq_to_serirq_route[irq]] = true; 482a2dea722SNicholas Piggin } 483a2dea722SNicholas Piggin } 484a2dea722SNicholas Piggin 485a2dea722SNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[0], serirq_out[0]); 486a2dea722SNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[1], serirq_out[1]); 487a2dea722SNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[2], serirq_out[2]); 488a2dea722SNicholas Piggin qemu_set_irq(lpc->psi_irq_serirq[3], serirq_out[3]); 489a2dea722SNicholas Piggin 490a2dea722SNicholas Piggin /* 491a2dea722SNicholas Piggin * POWER9 and later LPC controller internal irqs still go via the OPB 492a2dea722SNicholas Piggin * and LPCHC PSI irqs like P8, so take the SERIRQs out and continue. 493a2dea722SNicholas Piggin */ 494a2dea722SNicholas Piggin active_irqs &= ~LPC_HC_IRQ_SERIRQ_ALL; 495a2dea722SNicholas Piggin } 496a2dea722SNicholas Piggin 49724c3caffSNicholas Piggin /* 49824c3caffSNicholas Piggin * POWER8 ORs all irqs together (also with LPCHC internal interrupt 49924c3caffSNicholas Piggin * sources) and outputs a single line that raises the PSI LPCHC irq 50024c3caffSNicholas Piggin * which then latches an OPB IRQ status register that sends the irq 50124c3caffSNicholas Piggin * to PSI. 50224c3caffSNicholas Piggin * 50324c3caffSNicholas Piggin * We don't honor the polarity register, it's pointless and unused 5044d1df88bSBenjamin Herrenschmidt * anyway 5054d1df88bSBenjamin Herrenschmidt */ 50624c3caffSNicholas Piggin if (active_irqs) { 5074d1df88bSBenjamin Herrenschmidt lpc->opb_irq_input |= OPB_MASTER_IRQ_LPC; 5084d1df88bSBenjamin Herrenschmidt } else { 5094d1df88bSBenjamin Herrenschmidt lpc->opb_irq_input &= ~OPB_MASTER_IRQ_LPC; 5104d1df88bSBenjamin Herrenschmidt } 5114d1df88bSBenjamin Herrenschmidt 5124d1df88bSBenjamin Herrenschmidt /* Update OPB internal latch */ 5134d1df88bSBenjamin Herrenschmidt lpc->opb_irq_stat |= lpc->opb_irq_input & lpc->opb_irq_mask; 5144d1df88bSBenjamin Herrenschmidt 51524c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_lpchc, lpc->opb_irq_stat != 0); 5164d1df88bSBenjamin Herrenschmidt } 5174d1df88bSBenjamin Herrenschmidt 518f27f31b5SNicholas Piggin static void pnv_lpc_opb_noresponse(PnvLpcController *lpc) 519f27f31b5SNicholas Piggin { 520f27f31b5SNicholas Piggin lpc->lpc_hc_irqstat |= LPC_HC_IRQ_SYNC_NORESP_ERR; 521f27f31b5SNicholas Piggin pnv_lpc_eval_irqs(lpc); 522f27f31b5SNicholas Piggin } 523f27f31b5SNicholas Piggin 524a3980bf5SBenjamin Herrenschmidt static uint64_t lpc_hc_read(void *opaque, hwaddr addr, unsigned size) 525a3980bf5SBenjamin Herrenschmidt { 526a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque; 527a3980bf5SBenjamin Herrenschmidt uint64_t val = 0xfffffffffffffffful; 528a3980bf5SBenjamin Herrenschmidt 529a3980bf5SBenjamin Herrenschmidt switch (addr) { 530a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_SEG_IDSEL: 531a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_fw_seg_idsel; 532a3980bf5SBenjamin Herrenschmidt break; 533a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_RD_ACC_SIZE: 534a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_fw_rd_acc_size; 535a3980bf5SBenjamin Herrenschmidt break; 536a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSER_CTRL: 537a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_irqser_ctrl; 538a3980bf5SBenjamin Herrenschmidt break; 539a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQMASK: 540a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_irqmask; 541a3980bf5SBenjamin Herrenschmidt break; 542a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSTAT: 543a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_irqstat; 544a3980bf5SBenjamin Herrenschmidt break; 545a3980bf5SBenjamin Herrenschmidt case LPC_HC_ERROR_ADDRESS: 546a3980bf5SBenjamin Herrenschmidt val = lpc->lpc_hc_error_addr; 547a3980bf5SBenjamin Herrenschmidt break; 548a3980bf5SBenjamin Herrenschmidt default: 549cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "LPC HC Unimplemented register: 0x%" 550a3980bf5SBenjamin Herrenschmidt HWADDR_PRIx "\n", addr); 551a3980bf5SBenjamin Herrenschmidt } 552a3980bf5SBenjamin Herrenschmidt return val; 553a3980bf5SBenjamin Herrenschmidt } 554a3980bf5SBenjamin Herrenschmidt 555a3980bf5SBenjamin Herrenschmidt static void lpc_hc_write(void *opaque, hwaddr addr, uint64_t val, 556a3980bf5SBenjamin Herrenschmidt unsigned size) 557a3980bf5SBenjamin Herrenschmidt { 558a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque; 559a3980bf5SBenjamin Herrenschmidt 560a3980bf5SBenjamin Herrenschmidt /* XXX Filter out reserved bits */ 561a3980bf5SBenjamin Herrenschmidt 562a3980bf5SBenjamin Herrenschmidt switch (addr) { 563a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_SEG_IDSEL: 564b9ece4a7SNicholas Piggin /* 565b9ece4a7SNicholas Piggin * ISA FW "devices" are modeled as 16x256MB windows into a 566b9ece4a7SNicholas Piggin * 4GB LPC FW address space. 567a3980bf5SBenjamin Herrenschmidt */ 568b9ece4a7SNicholas Piggin val &= 0xf; /* Selects device 0-15 */ 569a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_fw_seg_idsel = val; 570b9ece4a7SNicholas Piggin memory_region_set_alias_offset(&lpc->opb_isa_fw, val * LPC_FW_OPB_SIZE); 571a3980bf5SBenjamin Herrenschmidt break; 572a3980bf5SBenjamin Herrenschmidt case LPC_HC_FW_RD_ACC_SIZE: 573a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_fw_rd_acc_size = val; 574a3980bf5SBenjamin Herrenschmidt break; 575a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSER_CTRL: 576a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_irqser_ctrl = val; 5774d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc); 578a3980bf5SBenjamin Herrenschmidt break; 579a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQMASK: 580a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_irqmask = val; 5814d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc); 582a3980bf5SBenjamin Herrenschmidt break; 583a3980bf5SBenjamin Herrenschmidt case LPC_HC_IRQSTAT: 584c6e07f03SGlenn Miles /* 585c6e07f03SGlenn Miles * This register is write-to-clear for the IRQSER (LPC device IRQ) 586c6e07f03SGlenn Miles * status. However if the device has not de-asserted its interrupt 587c6e07f03SGlenn Miles * that will just raise this IRQ status bit again. Model this by 588c6e07f03SGlenn Miles * keeping track of the inputs and only clearing if the inputs are 589c6e07f03SGlenn Miles * deasserted. 590c6e07f03SGlenn Miles */ 591c6e07f03SGlenn Miles lpc->lpc_hc_irqstat &= ~(val & ~lpc->lpc_hc_irq_inputs); 5924d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc); 593a3980bf5SBenjamin Herrenschmidt break; 594a3980bf5SBenjamin Herrenschmidt case LPC_HC_ERROR_ADDRESS: 595a3980bf5SBenjamin Herrenschmidt break; 596a3980bf5SBenjamin Herrenschmidt default: 597cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "LPC HC Unimplemented register: 0x%" 598a3980bf5SBenjamin Herrenschmidt HWADDR_PRIx "\n", addr); 599a3980bf5SBenjamin Herrenschmidt } 600a3980bf5SBenjamin Herrenschmidt } 601a3980bf5SBenjamin Herrenschmidt 602a3980bf5SBenjamin Herrenschmidt static const MemoryRegionOps lpc_hc_ops = { 603a3980bf5SBenjamin Herrenschmidt .read = lpc_hc_read, 604a3980bf5SBenjamin Herrenschmidt .write = lpc_hc_write, 605a3980bf5SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN, 606a3980bf5SBenjamin Herrenschmidt .valid = { 607a3980bf5SBenjamin Herrenschmidt .min_access_size = 4, 608a3980bf5SBenjamin Herrenschmidt .max_access_size = 4, 609a3980bf5SBenjamin Herrenschmidt }, 610a3980bf5SBenjamin Herrenschmidt .impl = { 611a3980bf5SBenjamin Herrenschmidt .min_access_size = 4, 612a3980bf5SBenjamin Herrenschmidt .max_access_size = 4, 613a3980bf5SBenjamin Herrenschmidt }, 614a3980bf5SBenjamin Herrenschmidt }; 615a3980bf5SBenjamin Herrenschmidt 616a3980bf5SBenjamin Herrenschmidt static uint64_t opb_master_read(void *opaque, hwaddr addr, unsigned size) 617a3980bf5SBenjamin Herrenschmidt { 618a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque; 619a3980bf5SBenjamin Herrenschmidt uint64_t val = 0xfffffffffffffffful; 620a3980bf5SBenjamin Herrenschmidt 621a3980bf5SBenjamin Herrenschmidt switch (addr) { 62224c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE0: 6238207b906SCédric Le Goater val = lpc->opb_irq_route0; 6248207b906SCédric Le Goater break; 62524c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE1: 6268207b906SCédric Le Goater val = lpc->opb_irq_route1; 6278207b906SCédric Le Goater break; 628a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_STAT: 629a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_stat; 630a3980bf5SBenjamin Herrenschmidt break; 631a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_MASK: 632a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_mask; 633a3980bf5SBenjamin Herrenschmidt break; 634a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_POL: 635a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_pol; 636a3980bf5SBenjamin Herrenschmidt break; 637a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_INPUT: 638a3980bf5SBenjamin Herrenschmidt val = lpc->opb_irq_input; 639a3980bf5SBenjamin Herrenschmidt break; 640a3980bf5SBenjamin Herrenschmidt default: 641cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "OPBM: read on unimplemented register: 0x%" 642a3980bf5SBenjamin Herrenschmidt HWADDR_PRIx "\n", addr); 643a3980bf5SBenjamin Herrenschmidt } 644a3980bf5SBenjamin Herrenschmidt 645a3980bf5SBenjamin Herrenschmidt return val; 646a3980bf5SBenjamin Herrenschmidt } 647a3980bf5SBenjamin Herrenschmidt 648a3980bf5SBenjamin Herrenschmidt static void opb_master_write(void *opaque, hwaddr addr, 649a3980bf5SBenjamin Herrenschmidt uint64_t val, unsigned size) 650a3980bf5SBenjamin Herrenschmidt { 651a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = opaque; 652a3980bf5SBenjamin Herrenschmidt 653a3980bf5SBenjamin Herrenschmidt switch (addr) { 65424c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE0: 6558207b906SCédric Le Goater lpc->opb_irq_route0 = val; 65624c3caffSNicholas Piggin pnv_lpc_eval_serirq_routes(lpc); 65724c3caffSNicholas Piggin pnv_lpc_eval_irqs(lpc); 6588207b906SCédric Le Goater break; 65924c3caffSNicholas Piggin case OPB_MASTER_LS_ROUTE1: 6608207b906SCédric Le Goater lpc->opb_irq_route1 = val; 66124c3caffSNicholas Piggin pnv_lpc_eval_serirq_routes(lpc); 66224c3caffSNicholas Piggin pnv_lpc_eval_irqs(lpc); 6638207b906SCédric Le Goater break; 664a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_STAT: 665a3980bf5SBenjamin Herrenschmidt lpc->opb_irq_stat &= ~val; 6664d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc); 667a3980bf5SBenjamin Herrenschmidt break; 668a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_MASK: 669a3980bf5SBenjamin Herrenschmidt lpc->opb_irq_mask = val; 6704d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc); 671a3980bf5SBenjamin Herrenschmidt break; 672a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_POL: 673a3980bf5SBenjamin Herrenschmidt lpc->opb_irq_pol = val; 6744d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc); 675a3980bf5SBenjamin Herrenschmidt break; 676a3980bf5SBenjamin Herrenschmidt case OPB_MASTER_LS_IRQ_INPUT: 677a3980bf5SBenjamin Herrenschmidt /* Read only */ 678a3980bf5SBenjamin Herrenschmidt break; 679a3980bf5SBenjamin Herrenschmidt default: 680cdbaf8cdSCédric Le Goater qemu_log_mask(LOG_UNIMP, "OPBM: write on unimplemented register: 0x%" 681cdbaf8cdSCédric Le Goater HWADDR_PRIx " val=0x%08"PRIx64"\n", addr, val); 682a3980bf5SBenjamin Herrenschmidt } 683a3980bf5SBenjamin Herrenschmidt } 684a3980bf5SBenjamin Herrenschmidt 685a3980bf5SBenjamin Herrenschmidt static const MemoryRegionOps opb_master_ops = { 686a3980bf5SBenjamin Herrenschmidt .read = opb_master_read, 687a3980bf5SBenjamin Herrenschmidt .write = opb_master_write, 688a3980bf5SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN, 689a3980bf5SBenjamin Herrenschmidt .valid = { 690a3980bf5SBenjamin Herrenschmidt .min_access_size = 4, 691a3980bf5SBenjamin Herrenschmidt .max_access_size = 4, 692a3980bf5SBenjamin Herrenschmidt }, 693a3980bf5SBenjamin Herrenschmidt .impl = { 694a3980bf5SBenjamin Herrenschmidt .min_access_size = 4, 695a3980bf5SBenjamin Herrenschmidt .max_access_size = 4, 696a3980bf5SBenjamin Herrenschmidt }, 697a3980bf5SBenjamin Herrenschmidt }; 698a3980bf5SBenjamin Herrenschmidt 69982514be2SCédric Le Goater static void pnv_lpc_power8_realize(DeviceState *dev, Error **errp) 70082514be2SCédric Le Goater { 70182514be2SCédric Le Goater PnvLpcController *lpc = PNV_LPC(dev); 70282514be2SCédric Le Goater PnvLpcClass *plc = PNV_LPC_GET_CLASS(dev); 70382514be2SCédric Le Goater Error *local_err = NULL; 70482514be2SCédric Le Goater 70582514be2SCédric Le Goater plc->parent_realize(dev, &local_err); 70682514be2SCédric Le Goater if (local_err) { 70782514be2SCédric Le Goater error_propagate(errp, local_err); 70882514be2SCédric Le Goater return; 70982514be2SCédric Le Goater } 71082514be2SCédric Le Goater 71182514be2SCédric Le Goater /* P8 uses a XSCOM region for LPC registers */ 71282514be2SCédric Le Goater pnv_xscom_region_init(&lpc->xscom_regs, OBJECT(lpc), 71382514be2SCédric Le Goater &pnv_lpc_xscom_ops, lpc, "xscom-lpc", 71482514be2SCédric Le Goater PNV_XSCOM_LPC_SIZE); 71582514be2SCédric Le Goater } 71682514be2SCédric Le Goater 717*12d1a768SPhilippe Mathieu-Daudé static void pnv_lpc_power8_class_init(ObjectClass *klass, const void *data) 71882514be2SCédric Le Goater { 71982514be2SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 72082514be2SCédric Le Goater PnvXScomInterfaceClass *xdc = PNV_XSCOM_INTERFACE_CLASS(klass); 72182514be2SCédric Le Goater PnvLpcClass *plc = PNV_LPC_CLASS(klass); 72282514be2SCédric Le Goater 72382514be2SCédric Le Goater dc->desc = "PowerNV LPC Controller POWER8"; 72482514be2SCédric Le Goater 72582514be2SCédric Le Goater xdc->dt_xscom = pnv_lpc_dt_xscom; 72682514be2SCédric Le Goater 72782514be2SCédric Le Goater device_class_set_parent_realize(dc, pnv_lpc_power8_realize, 72882514be2SCédric Le Goater &plc->parent_realize); 72982514be2SCédric Le Goater } 73082514be2SCédric Le Goater 73182514be2SCédric Le Goater static const TypeInfo pnv_lpc_power8_info = { 73282514be2SCédric Le Goater .name = TYPE_PNV8_LPC, 73382514be2SCédric Le Goater .parent = TYPE_PNV_LPC, 73482514be2SCédric Le Goater .class_init = pnv_lpc_power8_class_init, 73582514be2SCédric Le Goater .interfaces = (InterfaceInfo[]) { 73682514be2SCédric Le Goater { TYPE_PNV_XSCOM_INTERFACE }, 73782514be2SCédric Le Goater { } 73882514be2SCédric Le Goater } 73982514be2SCédric Le Goater }; 74082514be2SCédric Le Goater 74115376c66SCédric Le Goater static void pnv_lpc_power9_realize(DeviceState *dev, Error **errp) 74215376c66SCédric Le Goater { 74315376c66SCédric Le Goater PnvLpcController *lpc = PNV_LPC(dev); 74415376c66SCédric Le Goater PnvLpcClass *plc = PNV_LPC_GET_CLASS(dev); 74515376c66SCédric Le Goater Error *local_err = NULL; 74615376c66SCédric Le Goater 74724c3caffSNicholas Piggin object_property_set_bool(OBJECT(lpc), "psi-serirq", true, &error_abort); 74824c3caffSNicholas Piggin 74915376c66SCédric Le Goater plc->parent_realize(dev, &local_err); 75015376c66SCédric Le Goater if (local_err) { 75115376c66SCédric Le Goater error_propagate(errp, local_err); 75215376c66SCédric Le Goater return; 75315376c66SCédric Le Goater } 75415376c66SCédric Le Goater 75515376c66SCédric Le Goater /* P9 uses a MMIO region */ 75615376c66SCédric Le Goater memory_region_init_io(&lpc->xscom_regs, OBJECT(lpc), &pnv_lpc_mmio_ops, 75715376c66SCédric Le Goater lpc, "lpcm", PNV9_LPCM_SIZE); 75824c3caffSNicholas Piggin 75924c3caffSNicholas Piggin /* P9 LPC routes ISA irqs to 4 PSI SERIRQ lines */ 76024c3caffSNicholas Piggin qdev_init_gpio_out_named(dev, lpc->psi_irq_serirq, "SERIRQ", 4); 76115376c66SCédric Le Goater } 76215376c66SCédric Le Goater 763*12d1a768SPhilippe Mathieu-Daudé static void pnv_lpc_power9_class_init(ObjectClass *klass, const void *data) 76415376c66SCédric Le Goater { 76515376c66SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 76615376c66SCédric Le Goater PnvLpcClass *plc = PNV_LPC_CLASS(klass); 76715376c66SCédric Le Goater 76815376c66SCédric Le Goater dc->desc = "PowerNV LPC Controller POWER9"; 76915376c66SCédric Le Goater 77015376c66SCédric Le Goater device_class_set_parent_realize(dc, pnv_lpc_power9_realize, 77115376c66SCédric Le Goater &plc->parent_realize); 77215376c66SCédric Le Goater } 77315376c66SCédric Le Goater 77415376c66SCédric Le Goater static const TypeInfo pnv_lpc_power9_info = { 77515376c66SCédric Le Goater .name = TYPE_PNV9_LPC, 77615376c66SCédric Le Goater .parent = TYPE_PNV_LPC, 77715376c66SCédric Le Goater .class_init = pnv_lpc_power9_class_init, 77815376c66SCédric Le Goater }; 77915376c66SCédric Le Goater 780*12d1a768SPhilippe Mathieu-Daudé static void pnv_lpc_power10_class_init(ObjectClass *klass, const void *data) 7812661f6abSCédric Le Goater { 7822661f6abSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 7832661f6abSCédric Le Goater 7842661f6abSCédric Le Goater dc->desc = "PowerNV LPC Controller POWER10"; 7852661f6abSCédric Le Goater } 7862661f6abSCédric Le Goater 7872661f6abSCédric Le Goater static const TypeInfo pnv_lpc_power10_info = { 7882661f6abSCédric Le Goater .name = TYPE_PNV10_LPC, 7892661f6abSCédric Le Goater .parent = TYPE_PNV9_LPC, 7902661f6abSCédric Le Goater .class_init = pnv_lpc_power10_class_init, 7912661f6abSCédric Le Goater }; 7922661f6abSCédric Le Goater 793a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_realize(DeviceState *dev, Error **errp) 794a3980bf5SBenjamin Herrenschmidt { 795a3980bf5SBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(dev); 79682514be2SCédric Le Goater 797a3980bf5SBenjamin Herrenschmidt /* Reg inits */ 798a3980bf5SBenjamin Herrenschmidt lpc->lpc_hc_fw_rd_acc_size = LPC_HC_FW_RD_4B; 799a3980bf5SBenjamin Herrenschmidt 800a3980bf5SBenjamin Herrenschmidt /* Create address space and backing MR for the OPB bus */ 801a3980bf5SBenjamin Herrenschmidt memory_region_init(&lpc->opb_mr, OBJECT(dev), "lpc-opb", 0x100000000ull); 802a3980bf5SBenjamin Herrenschmidt address_space_init(&lpc->opb_as, &lpc->opb_mr, "lpc-opb"); 803a3980bf5SBenjamin Herrenschmidt 804b9ece4a7SNicholas Piggin /* 805b9ece4a7SNicholas Piggin * Create ISA IO, Mem, and FW space regions which are the root of 806b9ece4a7SNicholas Piggin * the ISA bus (ie, ISA address spaces). 807a3980bf5SBenjamin Herrenschmidt */ 808a3980bf5SBenjamin Herrenschmidt memory_region_init(&lpc->isa_io, OBJECT(dev), "isa-io", ISA_IO_SIZE); 809a3980bf5SBenjamin Herrenschmidt memory_region_init(&lpc->isa_mem, OBJECT(dev), "isa-mem", ISA_MEM_SIZE); 810d61c2857SCédric Le Goater memory_region_init(&lpc->isa_fw, OBJECT(dev), "isa-fw", ISA_FW_SIZE); 811a3980bf5SBenjamin Herrenschmidt 812a3980bf5SBenjamin Herrenschmidt /* Create windows from the OPB space to the ISA space */ 813a3980bf5SBenjamin Herrenschmidt memory_region_init_alias(&lpc->opb_isa_io, OBJECT(dev), "lpc-isa-io", 814a3980bf5SBenjamin Herrenschmidt &lpc->isa_io, 0, LPC_IO_OPB_SIZE); 815a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_IO_OPB_ADDR, 816a3980bf5SBenjamin Herrenschmidt &lpc->opb_isa_io); 817a3980bf5SBenjamin Herrenschmidt memory_region_init_alias(&lpc->opb_isa_mem, OBJECT(dev), "lpc-isa-mem", 818a3980bf5SBenjamin Herrenschmidt &lpc->isa_mem, 0, LPC_MEM_OPB_SIZE); 819a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_MEM_OPB_ADDR, 820a3980bf5SBenjamin Herrenschmidt &lpc->opb_isa_mem); 821a3980bf5SBenjamin Herrenschmidt memory_region_init_alias(&lpc->opb_isa_fw, OBJECT(dev), "lpc-isa-fw", 822d61c2857SCédric Le Goater &lpc->isa_fw, 0, LPC_FW_OPB_SIZE); 823a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_FW_OPB_ADDR, 824a3980bf5SBenjamin Herrenschmidt &lpc->opb_isa_fw); 825a3980bf5SBenjamin Herrenschmidt 826a3980bf5SBenjamin Herrenschmidt /* Create MMIO regions for LPC HC and OPB registers */ 827a3980bf5SBenjamin Herrenschmidt memory_region_init_io(&lpc->opb_master_regs, OBJECT(dev), &opb_master_ops, 828a3980bf5SBenjamin Herrenschmidt lpc, "lpc-opb-master", LPC_OPB_REGS_OPB_SIZE); 82976f9ebffSAlexander Bulekov lpc->opb_master_regs.disable_reentrancy_guard = true; 830a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_OPB_REGS_OPB_ADDR, 831a3980bf5SBenjamin Herrenschmidt &lpc->opb_master_regs); 832a3980bf5SBenjamin Herrenschmidt memory_region_init_io(&lpc->lpc_hc_regs, OBJECT(dev), &lpc_hc_ops, lpc, 833a3980bf5SBenjamin Herrenschmidt "lpc-hc", LPC_HC_REGS_OPB_SIZE); 83476f9ebffSAlexander Bulekov /* xscom writes to lpc-hc. As such mark lpc-hc re-entrancy safe */ 83576f9ebffSAlexander Bulekov lpc->lpc_hc_regs.disable_reentrancy_guard = true; 836a3980bf5SBenjamin Herrenschmidt memory_region_add_subregion(&lpc->opb_mr, LPC_HC_REGS_OPB_ADDR, 837a3980bf5SBenjamin Herrenschmidt &lpc->lpc_hc_regs); 838a3980bf5SBenjamin Herrenschmidt 83924c3caffSNicholas Piggin qdev_init_gpio_out_named(dev, &lpc->psi_irq_lpchc, "LPCHC", 1); 840c05aa140SCédric Le Goater } 841b63f3893SGreg Kurz 84290f5755eSRichard Henderson static const Property pnv_lpc_properties[] = { 84324c3caffSNicholas Piggin DEFINE_PROP_BOOL("psi-serirq", PnvLpcController, psi_has_serirq, false), 84424c3caffSNicholas Piggin }; 84524c3caffSNicholas Piggin 846*12d1a768SPhilippe Mathieu-Daudé static void pnv_lpc_class_init(ObjectClass *klass, const void *data) 847a3980bf5SBenjamin Herrenschmidt { 848a3980bf5SBenjamin Herrenschmidt DeviceClass *dc = DEVICE_CLASS(klass); 849a3980bf5SBenjamin Herrenschmidt 85024c3caffSNicholas Piggin device_class_set_props(dc, pnv_lpc_properties); 851a3980bf5SBenjamin Herrenschmidt dc->realize = pnv_lpc_realize; 85282514be2SCédric Le Goater dc->desc = "PowerNV LPC Controller"; 85323a782ebSCédric Le Goater dc->user_creatable = false; 854a3980bf5SBenjamin Herrenschmidt } 855a3980bf5SBenjamin Herrenschmidt 856a3980bf5SBenjamin Herrenschmidt static const TypeInfo pnv_lpc_info = { 857a3980bf5SBenjamin Herrenschmidt .name = TYPE_PNV_LPC, 858a3980bf5SBenjamin Herrenschmidt .parent = TYPE_DEVICE, 859021e878fSCédric Le Goater .instance_size = sizeof(PnvLpcController), 860a3980bf5SBenjamin Herrenschmidt .class_init = pnv_lpc_class_init, 86182514be2SCédric Le Goater .class_size = sizeof(PnvLpcClass), 86282514be2SCédric Le Goater .abstract = true, 863a3980bf5SBenjamin Herrenschmidt }; 864a3980bf5SBenjamin Herrenschmidt 865a3980bf5SBenjamin Herrenschmidt static void pnv_lpc_register_types(void) 866a3980bf5SBenjamin Herrenschmidt { 867a3980bf5SBenjamin Herrenschmidt type_register_static(&pnv_lpc_info); 86882514be2SCédric Le Goater type_register_static(&pnv_lpc_power8_info); 86915376c66SCédric Le Goater type_register_static(&pnv_lpc_power9_info); 8702661f6abSCédric Le Goater type_register_static(&pnv_lpc_power10_info); 871a3980bf5SBenjamin Herrenschmidt } 872a3980bf5SBenjamin Herrenschmidt 873a3980bf5SBenjamin Herrenschmidt type_init(pnv_lpc_register_types) 8744d1df88bSBenjamin Herrenschmidt 8754d1df88bSBenjamin Herrenschmidt /* If we don't use the built-in LPC interrupt deserializer, we need 8764d1df88bSBenjamin Herrenschmidt * to provide a set of qirqs for the ISA bus or things will go bad. 8774d1df88bSBenjamin Herrenschmidt * 8784d1df88bSBenjamin Herrenschmidt * Most machines using pre-Naples chips (without said deserializer) 8794d1df88bSBenjamin Herrenschmidt * have a CPLD that will collect the SerIRQ and shoot them as a 8804d1df88bSBenjamin Herrenschmidt * single level interrupt to the P8 chip. So let's setup a hook 8814d1df88bSBenjamin Herrenschmidt * for doing just that. 8824d1df88bSBenjamin Herrenschmidt */ 8834d1df88bSBenjamin Herrenschmidt static void pnv_lpc_isa_irq_handler_cpld(void *opaque, int n, int level) 8844d1df88bSBenjamin Herrenschmidt { 885b168a138SCédric Le Goater PnvMachineState *pnv = PNV_MACHINE(qdev_get_machine()); 8864d1df88bSBenjamin Herrenschmidt uint32_t old_state = pnv->cpld_irqstate; 8874d1df88bSBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque); 8884d1df88bSBenjamin Herrenschmidt 8894d1df88bSBenjamin Herrenschmidt if (level) { 8904d1df88bSBenjamin Herrenschmidt pnv->cpld_irqstate |= 1u << n; 8914d1df88bSBenjamin Herrenschmidt } else { 8924d1df88bSBenjamin Herrenschmidt pnv->cpld_irqstate &= ~(1u << n); 8934d1df88bSBenjamin Herrenschmidt } 8944d1df88bSBenjamin Herrenschmidt 8954d1df88bSBenjamin Herrenschmidt if (pnv->cpld_irqstate != old_state) { 89624c3caffSNicholas Piggin qemu_set_irq(lpc->psi_irq_lpchc, pnv->cpld_irqstate != 0); 8974d1df88bSBenjamin Herrenschmidt } 8984d1df88bSBenjamin Herrenschmidt } 8994d1df88bSBenjamin Herrenschmidt 9004d1df88bSBenjamin Herrenschmidt static void pnv_lpc_isa_irq_handler(void *opaque, int n, int level) 9014d1df88bSBenjamin Herrenschmidt { 9024d1df88bSBenjamin Herrenschmidt PnvLpcController *lpc = PNV_LPC(opaque); 903c6e07f03SGlenn Miles uint32_t irq_bit = LPC_HC_IRQ_SERIRQ0 >> n; 9044d1df88bSBenjamin Herrenschmidt 9054d1df88bSBenjamin Herrenschmidt if (level) { 906c6e07f03SGlenn Miles lpc->lpc_hc_irq_inputs |= irq_bit; 907c6e07f03SGlenn Miles 908c6e07f03SGlenn Miles /* 909c6e07f03SGlenn Miles * The LPC HC in Naples and later latches LPC IRQ into a bit field in 910c6e07f03SGlenn Miles * the IRQSTAT register, and that drives the PSI IRQ to the IC. 911c6e07f03SGlenn Miles * Software clears this bit manually (see LPC_HC_IRQSTAT handler). 912c6e07f03SGlenn Miles */ 913c6e07f03SGlenn Miles lpc->lpc_hc_irqstat |= irq_bit; 9144d1df88bSBenjamin Herrenschmidt pnv_lpc_eval_irqs(lpc); 915c6e07f03SGlenn Miles } else { 916c6e07f03SGlenn Miles lpc->lpc_hc_irq_inputs &= ~irq_bit; 91724c3caffSNicholas Piggin 91824c3caffSNicholas Piggin /* POWER9 adds an auto-clear mode that clears IRQSTAT bits on EOI */ 91924c3caffSNicholas Piggin if (lpc->psi_has_serirq && 92024c3caffSNicholas Piggin (lpc->lpc_hc_irqser_ctrl & LPC_HC_IRQSER_AUTO_CLEAR)) { 92124c3caffSNicholas Piggin lpc->lpc_hc_irqstat &= ~irq_bit; 92224c3caffSNicholas Piggin pnv_lpc_eval_irqs(lpc); 92324c3caffSNicholas Piggin } 9244d1df88bSBenjamin Herrenschmidt } 9254d1df88bSBenjamin Herrenschmidt } 9264d1df88bSBenjamin Herrenschmidt 92704026890SCédric Le Goater ISABus *pnv_lpc_isa_create(PnvLpcController *lpc, bool use_cpld, Error **errp) 9284d1df88bSBenjamin Herrenschmidt { 92904026890SCédric Le Goater Error *local_err = NULL; 93004026890SCédric Le Goater ISABus *isa_bus; 93104026890SCédric Le Goater qemu_irq *irqs; 93204026890SCédric Le Goater qemu_irq_handler handler; 93304026890SCédric Le Goater 93404026890SCédric Le Goater /* let isa_bus_new() create its own bridge on SysBus otherwise 935f42274cfSPhilippe Mathieu-Daudé * devices specified on the command line won't find the bus and 93604026890SCédric Le Goater * will fail to create. 93704026890SCédric Le Goater */ 93804026890SCédric Le Goater isa_bus = isa_bus_new(NULL, &lpc->isa_mem, &lpc->isa_io, &local_err); 93904026890SCédric Le Goater if (local_err) { 94004026890SCédric Le Goater error_propagate(errp, local_err); 94104026890SCédric Le Goater return NULL; 94204026890SCédric Le Goater } 94304026890SCédric Le Goater 9444d1df88bSBenjamin Herrenschmidt /* Not all variants have a working serial irq decoder. If not, 9454d1df88bSBenjamin Herrenschmidt * handling of LPC interrupts becomes a platform issue (some 9464d1df88bSBenjamin Herrenschmidt * platforms have a CPLD to do it). 9474d1df88bSBenjamin Herrenschmidt */ 94804026890SCédric Le Goater if (use_cpld) { 94904026890SCédric Le Goater handler = pnv_lpc_isa_irq_handler_cpld; 9504d1df88bSBenjamin Herrenschmidt } else { 95104026890SCédric Le Goater handler = pnv_lpc_isa_irq_handler; 9524d1df88bSBenjamin Herrenschmidt } 95304026890SCédric Le Goater 95424c3caffSNicholas Piggin /* POWER has a 17th irq, QEMU only implements the 16 regular device irqs */ 95504026890SCédric Le Goater irqs = qemu_allocate_irqs(handler, lpc, ISA_NUM_IRQS); 95604026890SCédric Le Goater 9577067887eSPhilippe Mathieu-Daudé isa_bus_register_input_irqs(isa_bus, irqs); 958ca661faeSCédric Le Goater 95904026890SCédric Le Goater return isa_bus; 9604d1df88bSBenjamin Herrenschmidt } 961