xref: /qemu/hw/ppc/mpc8544_guts.c (revision 65cb7129f4160c7e07a0da107f888ec73ae96776)
1b0fb8423SAlexander Graf /*
2b0fb8423SAlexander Graf  * QEMU PowerPC MPC8544 global util pseudo-device
3b0fb8423SAlexander Graf  *
4b0fb8423SAlexander Graf  * Copyright (C) 2011 Freescale Semiconductor, Inc. All rights reserved.
5b0fb8423SAlexander Graf  *
6b0fb8423SAlexander Graf  * Author: Alexander Graf, <alex@csgraf.de>
7b0fb8423SAlexander Graf  *
8b0fb8423SAlexander Graf  * This is free software; you can redistribute it and/or modify
9b0fb8423SAlexander Graf  * it under the terms of  the GNU General  Public License as published by
10b0fb8423SAlexander Graf  * the Free Software Foundation;  either version 2 of the  License, or
11b0fb8423SAlexander Graf  * (at your option) any later version.
12b0fb8423SAlexander Graf  *
13b0fb8423SAlexander Graf  * *****************************************************************
14b0fb8423SAlexander Graf  *
15b0fb8423SAlexander Graf  * The documentation for this device is noted in the MPC8544 documentation,
16b0fb8423SAlexander Graf  * file name "MPC8544ERM.pdf". You can easily find it on the web.
17b0fb8423SAlexander Graf  *
18b0fb8423SAlexander Graf  */
19b0fb8423SAlexander Graf 
200d75590dSPeter Maydell #include "qemu/osdep.h"
21b3b5c5d3SCédric Le Goater #include "qemu/log.h"
22*32cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h"
234771d756SPaolo Bonzini #include "cpu.h"
2483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
25db1015e9SEduardo Habkost #include "qom/object.h"
26b0fb8423SAlexander Graf 
27b0fb8423SAlexander Graf #define MPC8544_GUTS_MMIO_SIZE        0x1000
28b0fb8423SAlexander Graf #define MPC8544_GUTS_RSTCR_RESET      0x02
29b0fb8423SAlexander Graf 
30b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PORPLLSR    0x00
316b0cc658SBernhard Beschow REG32(GUTS_PORPLLSR, 0x00)
326b0cc658SBernhard Beschow     FIELD(GUTS_PORPLLSR, E500_1_RATIO, 24, 6)
336b0cc658SBernhard Beschow     FIELD(GUTS_PORPLLSR, E500_0_RATIO, 16, 6)
346b0cc658SBernhard Beschow     FIELD(GUTS_PORPLLSR, DDR_RATIO, 9, 5)
356b0cc658SBernhard Beschow     FIELD(GUTS_PORPLLSR, PLAT_RATIO, 1, 5)
366b0cc658SBernhard Beschow 
37b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PORBMSR     0x04
38b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PORIMPSCR   0x08
39b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PORDEVSR    0x0C
40b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PORDBGMSR   0x10
41b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PORDEVSR2   0x14
42b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_GPPORCR     0x20
43b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_GPIOCR      0x30
44b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_GPOUTDR     0x40
45b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_GPINDR      0x50
46b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PMUXCR      0x60
47b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_DEVDISR     0x70
48b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_POWMGTCSR   0x80
49b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_MCPSUMR     0x90
50b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_RSTRSCR     0x94
51b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_PVR         0xA0
52b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_SVR         0xA4
53b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_RSTCR       0xB0
54b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_IOVSELSR    0xC0
55b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_DDRCSR      0xB20
56b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_DDRCDR      0xB24
57b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_DDRCLKDR    0xB28
58b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_CLKOCR      0xE00
59b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_SRDS1CR1    0xF04
60b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_SRDS2CR1    0xF10
61b0fb8423SAlexander Graf #define MPC8544_GUTS_ADDR_SRDS2CR3    0xF18
62b0fb8423SAlexander Graf 
6343f691e9SAndreas Färber #define TYPE_MPC8544_GUTS "mpc8544-guts"
648063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(GutsState, MPC8544_GUTS)
6543f691e9SAndreas Färber 
66b0fb8423SAlexander Graf struct GutsState {
6743f691e9SAndreas Färber     /*< private >*/
6843f691e9SAndreas Färber     SysBusDevice parent_obj;
6943f691e9SAndreas Färber     /*< public >*/
7043f691e9SAndreas Färber 
711c7af35fSAvi Kivity     MemoryRegion iomem;
72b0fb8423SAlexander Graf };
73b0fb8423SAlexander Graf 
74b0fb8423SAlexander Graf 
mpc8544_guts_read(void * opaque,hwaddr addr,unsigned size)75a8170e5eSAvi Kivity static uint64_t mpc8544_guts_read(void *opaque, hwaddr addr,
761c7af35fSAvi Kivity                                   unsigned size)
77b0fb8423SAlexander Graf {
78b0fb8423SAlexander Graf     uint32_t value = 0;
79794511bcSPhilippe Mathieu-Daudé     CPUPPCState *env = cpu_env(current_cpu);
80b0fb8423SAlexander Graf 
81b0fb8423SAlexander Graf     addr &= MPC8544_GUTS_MMIO_SIZE - 1;
82b0fb8423SAlexander Graf     switch (addr) {
836b0cc658SBernhard Beschow     case MPC8544_GUTS_ADDR_PORPLLSR:
846b0cc658SBernhard Beschow         value = FIELD_DP32(value, GUTS_PORPLLSR, E500_1_RATIO, 6); /* 3:1 */
856b0cc658SBernhard Beschow         value = FIELD_DP32(value, GUTS_PORPLLSR, E500_0_RATIO, 6); /* 3:1 */
866b0cc658SBernhard Beschow         value = FIELD_DP32(value, GUTS_PORPLLSR, DDR_RATIO, 12); /* 12:1 */
876b0cc658SBernhard Beschow         value = FIELD_DP32(value, GUTS_PORPLLSR, PLAT_RATIO, 6); /* 6:1 */
886b0cc658SBernhard Beschow         break;
89b0fb8423SAlexander Graf     case MPC8544_GUTS_ADDR_PVR:
90b0fb8423SAlexander Graf         value = env->spr[SPR_PVR];
91b0fb8423SAlexander Graf         break;
92b0fb8423SAlexander Graf     case MPC8544_GUTS_ADDR_SVR:
93b0fb8423SAlexander Graf         value = env->spr[SPR_E500_SVR];
94b0fb8423SAlexander Graf         break;
95b0fb8423SAlexander Graf     default:
96b3b5c5d3SCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR,
97b3b5c5d3SCédric Le Goater                       "%s: Unknown register 0x%" HWADDR_PRIx "\n",
98b3b5c5d3SCédric Le Goater                       __func__, addr);
99b0fb8423SAlexander Graf         break;
100b0fb8423SAlexander Graf     }
101b0fb8423SAlexander Graf 
102b0fb8423SAlexander Graf     return value;
103b0fb8423SAlexander Graf }
104b0fb8423SAlexander Graf 
mpc8544_guts_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)105a8170e5eSAvi Kivity static void mpc8544_guts_write(void *opaque, hwaddr addr,
1061c7af35fSAvi Kivity                                uint64_t value, unsigned size)
107b0fb8423SAlexander Graf {
108b0fb8423SAlexander Graf     addr &= MPC8544_GUTS_MMIO_SIZE - 1;
109b0fb8423SAlexander Graf 
110b0fb8423SAlexander Graf     switch (addr) {
111b0fb8423SAlexander Graf     case MPC8544_GUTS_ADDR_RSTCR:
112b0fb8423SAlexander Graf         if (value & MPC8544_GUTS_RSTCR_RESET) {
113cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
114b0fb8423SAlexander Graf         }
115b0fb8423SAlexander Graf         break;
116b0fb8423SAlexander Graf     default:
117b3b5c5d3SCédric Le Goater         qemu_log_mask(LOG_GUEST_ERROR, "%s: Unknown register 0x%" HWADDR_PRIx
118b3b5c5d3SCédric Le Goater                        " = 0x%" PRIx64 "\n", __func__, addr, value);
119b0fb8423SAlexander Graf         break;
120b0fb8423SAlexander Graf     }
121b0fb8423SAlexander Graf }
122b0fb8423SAlexander Graf 
1231c7af35fSAvi Kivity static const MemoryRegionOps mpc8544_guts_ops = {
1241c7af35fSAvi Kivity     .read = mpc8544_guts_read,
1251c7af35fSAvi Kivity     .write = mpc8544_guts_write,
1261c7af35fSAvi Kivity     .endianness = DEVICE_BIG_ENDIAN,
1271c7af35fSAvi Kivity     .valid = {
1281c7af35fSAvi Kivity         .min_access_size = 4,
1291c7af35fSAvi Kivity         .max_access_size = 4,
1301c7af35fSAvi Kivity     },
131b0fb8423SAlexander Graf };
132b0fb8423SAlexander Graf 
mpc8544_guts_initfn(Object * obj)1337587ea5bSAndreas Färber static void mpc8544_guts_initfn(Object *obj)
134b0fb8423SAlexander Graf {
1357587ea5bSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
1367587ea5bSAndreas Färber     GutsState *s = MPC8544_GUTS(obj);
137b0fb8423SAlexander Graf 
13840c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &mpc8544_guts_ops, s,
1391f1a83f4SAndreas Färber                           "mpc8544.guts", MPC8544_GUTS_MMIO_SIZE);
1407587ea5bSAndreas Färber     sysbus_init_mmio(d, &s->iomem);
141999e12bbSAnthony Liguori }
142999e12bbSAnthony Liguori 
1430ab117f0SBernhard Beschow static const TypeInfo mpc8544_guts_types[] = {
1440ab117f0SBernhard Beschow     {
14543f691e9SAndreas Färber         .name          = TYPE_MPC8544_GUTS,
14639bffca2SAnthony Liguori         .parent        = TYPE_SYS_BUS_DEVICE,
14739bffca2SAnthony Liguori         .instance_size = sizeof(GutsState),
1487587ea5bSAndreas Färber         .instance_init = mpc8544_guts_initfn,
1490ab117f0SBernhard Beschow     },
150b0fb8423SAlexander Graf };
151b0fb8423SAlexander Graf 
1520ab117f0SBernhard Beschow DEFINE_TYPES(mpc8544_guts_types)
153