xref: /qemu/hw/ppc/mac_oldworld.c (revision b103cc6e74ac92f070a0e004bd84334e845c20b5)
1 
2 /*
3  * QEMU OldWorld PowerMac (currently ~G3 Beige) hardware System Emulator
4  *
5  * Copyright (c) 2004-2007 Fabrice Bellard
6  * Copyright (c) 2007 Jocelyn Mayer
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a copy
9  * of this software and associated documentation files (the "Software"), to deal
10  * in the Software without restriction, including without limitation the rights
11  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12  * copies of the Software, and to permit persons to whom the Software is
13  * furnished to do so, subject to the following conditions:
14  *
15  * The above copyright notice and this permission notice shall be included in
16  * all copies or substantial portions of the Software.
17  *
18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24  * THE SOFTWARE.
25  */
26 
27 #include "qemu/osdep.h"
28 #include "qemu/datadir.h"
29 #include "qemu/units.h"
30 #include "qapi/error.h"
31 #include "hw/ppc/ppc.h"
32 #include "hw/qdev-properties.h"
33 #include "hw/boards.h"
34 #include "hw/input/adb.h"
35 #include "system/system.h"
36 #include "net/net.h"
37 #include "hw/isa/isa.h"
38 #include "hw/pci/pci.h"
39 #include "hw/pci/pci_host.h"
40 #include "hw/pci-host/grackle.h"
41 #include "hw/nvram/fw_cfg.h"
42 #include "hw/char/escc.h"
43 #include "hw/misc/macio/macio.h"
44 #include "hw/loader.h"
45 #include "hw/fw-path-provider.h"
46 #include "elf.h"
47 #include "qemu/error-report.h"
48 #include "system/kvm.h"
49 #include "system/reset.h"
50 #include "kvm_ppc.h"
51 
52 #define MAX_IDE_BUS 2
53 #define CFG_ADDR 0xf0000510
54 #define TBFREQ 16600000UL
55 #define CLOCKFREQ 266000000UL
56 #define BUSFREQ 66000000UL
57 
58 #define NDRV_VGA_FILENAME "qemu_vga.ndrv"
59 
60 #define PROM_FILENAME "openbios-ppc"
61 #define PROM_BASE 0xffc00000
62 #define PROM_SIZE (4 * MiB)
63 
64 #define KERNEL_LOAD_ADDR 0x01000000
65 #define KERNEL_GAP       0x00100000
66 
67 #define GRACKLE_BASE 0xfec00000
68 
69 static void fw_cfg_boot_set(void *opaque, const char *boot_device,
70                             Error **errp)
71 {
72     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
73 }
74 
75 static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
76 {
77     return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
78 }
79 
80 static void ppc_heathrow_reset(void *opaque)
81 {
82     PowerPCCPU *cpu = opaque;
83 
84     cpu_ppc_tb_reset(&cpu->env);
85     cpu_reset(CPU(cpu));
86 }
87 
88 static void ppc_heathrow_init(MachineState *machine)
89 {
90     const char *bios_name = machine->firmware ?: PROM_FILENAME;
91     MachineClass *mc = MACHINE_GET_CLASS(machine);
92     PowerPCCPU *cpu = NULL;
93     CPUPPCState *env = NULL;
94     char *filename;
95     int i, bios_size = -1;
96     MemoryRegion *bios = g_new(MemoryRegion, 1);
97     uint64_t bios_addr;
98     uint32_t kernel_base = 0, initrd_base = 0, cmdline_base = 0;
99     int32_t kernel_size = 0, initrd_size = 0;
100     PCIBus *pci_bus;
101     Object *macio;
102     MACIOIDEState *macio_ide;
103     SysBusDevice *s;
104     DeviceState *dev, *pic_dev, *grackle_dev;
105     BusState *adb_bus;
106     uint16_t ppc_boot_device;
107     DriveInfo *dinfo, *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
108     void *fw_cfg;
109     uint64_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() : TBFREQ;
110 
111     /* init CPUs */
112     for (i = 0; i < machine->smp.cpus; i++) {
113         cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
114         env = &cpu->env;
115 
116         /* Set time-base frequency to 16.6 Mhz */
117         cpu_ppc_tb_init(env,  TBFREQ);
118         qemu_register_reset(ppc_heathrow_reset, cpu);
119     }
120 
121     /* allocate RAM */
122     if (machine->ram_size > 2047 * MiB) {
123         error_report("Too much memory for this machine: %" PRId64 " MB, "
124                      "maximum 2047 MB", machine->ram_size / MiB);
125         exit(1);
126     }
127 
128     memory_region_add_subregion(get_system_memory(), 0, machine->ram);
129 
130     /* allocate and load firmware ROM */
131     memory_region_init_rom(bios, NULL, "ppc_heathrow.bios", PROM_SIZE,
132                            &error_fatal);
133     memory_region_add_subregion(get_system_memory(), PROM_BASE, bios);
134 
135     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
136     if (filename) {
137         /* Load OpenBIOS (ELF) */
138         bios_size = load_elf(filename, NULL, NULL, NULL, NULL, &bios_addr,
139                              NULL, NULL, ELFDATA2MSB, PPC_ELF_MACHINE, 0, 0);
140         /* Unfortunately, load_elf sign-extends reading elf32 */
141         bios_addr = (uint32_t)bios_addr;
142 
143         if (bios_size <= 0) {
144             /* or if could not load ELF try loading a binary ROM image */
145             bios_size = load_image_targphys(filename, PROM_BASE, PROM_SIZE);
146             bios_addr = PROM_BASE;
147         }
148         g_free(filename);
149     }
150     if (bios_size < 0 || bios_addr - PROM_BASE + bios_size > PROM_SIZE) {
151         error_report("could not load PowerPC bios '%s'", bios_name);
152         exit(1);
153     }
154 
155     if (machine->kernel_filename) {
156         kernel_base = KERNEL_LOAD_ADDR;
157         kernel_size = load_elf(machine->kernel_filename, NULL,
158                                translate_kernel_address, NULL, NULL, NULL,
159                                NULL, NULL, ELFDATA2MSB, PPC_ELF_MACHINE, 0, 0);
160         if (kernel_size < 0) {
161             kernel_size = load_aout(machine->kernel_filename, kernel_base,
162                                     machine->ram_size - kernel_base,
163                                     true, TARGET_PAGE_SIZE);
164         }
165         if (kernel_size < 0) {
166             kernel_size = load_image_targphys(machine->kernel_filename,
167                                               kernel_base,
168                                               machine->ram_size - kernel_base);
169         }
170         if (kernel_size < 0) {
171             error_report("could not load kernel '%s'",
172                          machine->kernel_filename);
173             exit(1);
174         }
175         /* load initrd */
176         if (machine->initrd_filename) {
177             initrd_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size +
178                                             KERNEL_GAP);
179             initrd_size = load_image_targphys(machine->initrd_filename,
180                                               initrd_base,
181                                               machine->ram_size - initrd_base);
182             if (initrd_size < 0) {
183                 error_report("could not load initial ram disk '%s'",
184                              machine->initrd_filename);
185                 exit(1);
186             }
187             cmdline_base = TARGET_PAGE_ALIGN(initrd_base + initrd_size);
188         } else {
189             cmdline_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size + KERNEL_GAP);
190         }
191         ppc_boot_device = 'm';
192     } else {
193         ppc_boot_device = '\0';
194         for (i = 0; machine->boot_config.order[i] != '\0'; i++) {
195             /*
196              * TOFIX: for now, the second IDE channel is not properly
197              *        used by OHW. The Mac floppy disk are not emulated.
198              *        For now, OHW cannot boot from the network.
199              */
200 #if 0
201             if (machine->boot_config.order[i] >= 'a' &&
202                 machine->boot_config.order[i] <= 'f') {
203                 ppc_boot_device = machine->boot_config.order[i];
204                 break;
205             }
206 #else
207             if (machine->boot_config.order[i] >= 'c' &&
208                 machine->boot_config.order[i] <= 'd') {
209                 ppc_boot_device = machine->boot_config.order[i];
210                 break;
211             }
212 #endif
213         }
214         if (ppc_boot_device == '\0') {
215             error_report("No valid boot device for G3 Beige machine");
216             exit(1);
217         }
218     }
219 
220     /* Grackle PCI host bridge */
221     grackle_dev = qdev_new(TYPE_GRACKLE_PCI_HOST_BRIDGE);
222     qdev_prop_set_uint32(grackle_dev, "ofw-addr", 0x80000000);
223     s = SYS_BUS_DEVICE(grackle_dev);
224     sysbus_realize_and_unref(s, &error_fatal);
225 
226     sysbus_mmio_map(s, 0, GRACKLE_BASE);
227     sysbus_mmio_map(s, 1, GRACKLE_BASE + 0x200000);
228     /* PCI hole */
229     memory_region_add_subregion(get_system_memory(), 0x80000000ULL,
230                                 sysbus_mmio_get_region(s, 2));
231     /* Register 2 MB of ISA IO space */
232     memory_region_add_subregion(get_system_memory(), 0xfe000000,
233                                 sysbus_mmio_get_region(s, 3));
234 
235     pci_bus = PCI_HOST_BRIDGE(grackle_dev)->bus;
236 
237     /* MacIO */
238     macio = OBJECT(pci_new(PCI_DEVFN(16, 0), TYPE_OLDWORLD_MACIO));
239     qdev_prop_set_uint64(DEVICE(macio), "frequency", tbfreq);
240 
241     dev = DEVICE(object_resolve_path_component(macio, "escc"));
242     qdev_prop_set_chr(dev, "chrA", serial_hd(0));
243     qdev_prop_set_chr(dev, "chrB", serial_hd(1));
244 
245     dinfo = drive_get(IF_MTD, 0, 0);
246     if (dinfo) {
247         dev = DEVICE(object_resolve_path_component(macio, "nvram"));
248         qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo));
249     }
250 
251     pci_realize_and_unref(PCI_DEVICE(macio), pci_bus, &error_fatal);
252 
253     pic_dev = DEVICE(object_resolve_path_component(macio, "pic"));
254     for (i = 0; i < 4; i++) {
255         qdev_connect_gpio_out(grackle_dev, i,
256                               qdev_get_gpio_in(pic_dev, 0x15 + i));
257     }
258 
259     /* Connect the heathrow PIC outputs to the 6xx bus */
260     for (i = 0; i < machine->smp.cpus; i++) {
261         switch (PPC_INPUT(env)) {
262         case PPC_FLAGS_INPUT_6xx:
263             /* XXX: we register only 1 output pin for heathrow PIC */
264             qdev_connect_gpio_out(pic_dev, 0,
265                               qdev_get_gpio_in(DEVICE(cpu), PPC6xx_INPUT_INT));
266             break;
267         default:
268             error_report("Bus model not supported on OldWorld Mac machine");
269             exit(1);
270         }
271     }
272 
273     pci_vga_init(pci_bus);
274 
275     pci_init_nic_devices(pci_bus, mc->default_nic);
276 
277     /* MacIO IDE */
278     ide_drive_get(hd, ARRAY_SIZE(hd));
279     macio_ide = MACIO_IDE(object_resolve_path_component(macio, "ide[0]"));
280     macio_ide_init_drives(macio_ide, hd);
281 
282     macio_ide = MACIO_IDE(object_resolve_path_component(macio, "ide[1]"));
283     macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
284 
285     /* MacIO CUDA/ADB */
286     dev = DEVICE(object_resolve_path_component(macio, "cuda"));
287     adb_bus = qdev_get_child_bus(dev, "adb.0");
288     dev = qdev_new(TYPE_ADB_KEYBOARD);
289     qdev_realize_and_unref(dev, adb_bus, &error_fatal);
290     dev = qdev_new(TYPE_ADB_MOUSE);
291     qdev_realize_and_unref(dev, adb_bus, &error_fatal);
292 
293     if (machine_usb(machine)) {
294         pci_create_simple(pci_bus, -1, "pci-ohci");
295     }
296 
297     if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) {
298         graphic_depth = 15;
299     }
300 
301     /* No PCI init: the BIOS will do it */
302 
303     dev = qdev_new(TYPE_FW_CFG_MEM);
304     fw_cfg = FW_CFG(dev);
305     qdev_prop_set_uint32(dev, "data_width", 1);
306     qdev_prop_set_bit(dev, "dma_enabled", false);
307     object_property_add_child(OBJECT(machine), TYPE_FW_CFG, OBJECT(fw_cfg));
308     s = SYS_BUS_DEVICE(dev);
309     sysbus_realize_and_unref(s, &error_fatal);
310     sysbus_mmio_map(s, 0, CFG_ADDR);
311     sysbus_mmio_map(s, 1, CFG_ADDR + 2);
312 
313     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)machine->smp.cpus);
314     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)machine->smp.max_cpus);
315     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)machine->ram_size);
316     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_HEATHROW);
317     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
318     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
319     if (machine->kernel_cmdline) {
320         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
321         pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE,
322                          machine->kernel_cmdline);
323     } else {
324         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
325     }
326     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
327     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
328     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
329 
330     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
331     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
332     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
333 
334     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
335     if (kvm_enabled()) {
336         uint8_t *hypercall;
337 
338         hypercall = g_malloc(16);
339         kvmppc_get_hypercall(env, hypercall, 16);
340         fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
341         fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
342     }
343     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq);
344     /* Mac OS X requires a "known good" clock-frequency value; pass it one. */
345     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ);
346     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ);
347 
348     /* MacOS NDRV VGA driver */
349     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, NDRV_VGA_FILENAME);
350     if (filename) {
351         gchar *ndrv_file;
352         gsize ndrv_size;
353 
354         if (g_file_get_contents(filename, &ndrv_file, &ndrv_size, NULL)) {
355             fw_cfg_add_file(fw_cfg, "ndrv/qemu_vga.ndrv", ndrv_file, ndrv_size);
356         }
357         g_free(filename);
358     }
359 
360     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
361 }
362 
363 /*
364  * Implementation of an interface to adjust firmware path
365  * for the bootindex property handling.
366  */
367 static char *heathrow_fw_dev_path(FWPathProvider *p, BusState *bus,
368                                   DeviceState *dev)
369 {
370     PCIDevice *pci;
371     MACIOIDEState *macio_ide;
372 
373     if (!strcmp(object_get_typename(OBJECT(dev)), "macio-oldworld")) {
374         pci = PCI_DEVICE(dev);
375         return g_strdup_printf("mac-io@%x", PCI_SLOT(pci->devfn));
376     }
377 
378     if (!strcmp(object_get_typename(OBJECT(dev)), "macio-ide")) {
379         macio_ide = MACIO_IDE(dev);
380         return g_strdup_printf("ata-3@%x", macio_ide->addr);
381     }
382 
383     if (!strcmp(object_get_typename(OBJECT(dev)), "ide-hd")) {
384         return g_strdup("disk");
385     }
386 
387     if (!strcmp(object_get_typename(OBJECT(dev)), "ide-cd")) {
388         return g_strdup("cdrom");
389     }
390 
391     if (!strcmp(object_get_typename(OBJECT(dev)), "virtio-blk-device")) {
392         return g_strdup("disk");
393     }
394 
395     return NULL;
396 }
397 
398 static int heathrow_kvm_type(MachineState *machine, const char *arg)
399 {
400     /* Always force PR KVM */
401     return 2;
402 }
403 
404 static void heathrow_class_init(ObjectClass *oc, void *data)
405 {
406     MachineClass *mc = MACHINE_CLASS(oc);
407     FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
408 
409     mc->desc = "Heathrow based PowerMac";
410     mc->init = ppc_heathrow_init;
411     mc->block_default_type = IF_IDE;
412     /* SMP is not supported currently */
413     mc->max_cpus = 1;
414 #ifndef TARGET_PPC64
415     mc->is_default = true;
416 #endif
417     /* TOFIX "cad" when Mac floppy is implemented */
418     mc->default_boot_order = "cd";
419     mc->kvm_type = heathrow_kvm_type;
420     mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("750_v3.1");
421     mc->default_display = "std";
422     mc->default_nic = "ne2k_pci";
423     mc->ignore_boot_device_suffixes = true;
424     mc->default_ram_id = "ppc_heathrow.ram";
425     fwc->get_dev_path = heathrow_fw_dev_path;
426 }
427 
428 static const TypeInfo ppc_heathrow_machine_info = {
429     .name          = MACHINE_TYPE_NAME("g3beige"),
430     .parent        = TYPE_MACHINE,
431     .class_init    = heathrow_class_init,
432     .interfaces = (InterfaceInfo[]) {
433         { TYPE_FW_PATH_PROVIDER },
434         { }
435     },
436 };
437 
438 static void ppc_heathrow_register_types(void)
439 {
440     type_register_static(&ppc_heathrow_machine_info);
441 }
442 
443 type_init(ppc_heathrow_register_types);
444