xref: /qemu/hw/ppc/mac_newworld.c (revision c07cd110a1824e2d046581af7375f16dac26e96f)
1 /*
2  * QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
3  *
4  * Copyright (c) 2004-2007 Fabrice Bellard
5  * Copyright (c) 2007 Jocelyn Mayer
6  *
7  * Permission is hereby granted, free of charge, to any person obtaining a copy
8  * of this software and associated documentation files (the "Software"), to deal
9  * in the Software without restriction, including without limitation the rights
10  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11  * copies of the Software, and to permit persons to whom the Software is
12  * furnished to do so, subject to the following conditions:
13  *
14  * The above copyright notice and this permission notice shall be included in
15  * all copies or substantial portions of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23  * THE SOFTWARE.
24  *
25  * PCI bus layout on a real G5 (U3 based):
26  *
27  * 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
28  * 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
29  * 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
30  * 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
31  * 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
32  * 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
33  * 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
34  * 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
35  * 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
36  * 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
37  * 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
38  * 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
39  * 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
40  * 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
41  * 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
42  * 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
43  * 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
44  * 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
45  * 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
46  * 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
47  */
48 
49 #include "qemu/osdep.h"
50 #include "qemu/datadir.h"
51 #include "qemu/units.h"
52 #include "qapi/error.h"
53 #include "hw/ppc/ppc.h"
54 #include "hw/qdev-properties.h"
55 #include "hw/nvram/mac_nvram.h"
56 #include "hw/boards.h"
57 #include "hw/pci-host/uninorth.h"
58 #include "hw/input/adb.h"
59 #include "hw/ppc/mac_dbdma.h"
60 #include "hw/pci/pci.h"
61 #include "net/net.h"
62 #include "system/system.h"
63 #include "hw/nvram/fw_cfg.h"
64 #include "hw/char/escc.h"
65 #include "hw/misc/macio/macio.h"
66 #include "hw/ppc/openpic.h"
67 #include "hw/loader.h"
68 #include "hw/fw-path-provider.h"
69 #include "elf.h"
70 #include "qemu/error-report.h"
71 #include "system/kvm.h"
72 #include "system/reset.h"
73 #include "kvm_ppc.h"
74 #include "hw/usb.h"
75 #include "hw/sysbus.h"
76 #include "trace.h"
77 
78 #define MAX_IDE_BUS 2
79 #define CFG_ADDR 0xf0000510
80 #define TBFREQ (25UL * 1000UL * 1000UL)
81 #define CLOCKFREQ (900UL * 1000UL * 1000UL)
82 #define BUSFREQ (100UL * 1000UL * 1000UL)
83 
84 #define NDRV_VGA_FILENAME "qemu_vga.ndrv"
85 
86 #define PROM_FILENAME "openbios-ppc"
87 #define PROM_BASE 0xfff00000
88 #define PROM_SIZE (1 * MiB)
89 
90 #define KERNEL_LOAD_ADDR 0x01000000
91 #define KERNEL_GAP       0x00100000
92 
93 #define TYPE_CORE99_MACHINE MACHINE_TYPE_NAME("mac99")
94 typedef struct Core99MachineState Core99MachineState;
95 DECLARE_INSTANCE_CHECKER(Core99MachineState, CORE99_MACHINE,
96                          TYPE_CORE99_MACHINE)
97 
98 typedef enum {
99     CORE99_VIA_CONFIG_CUDA = 0,
100     CORE99_VIA_CONFIG_PMU,
101     CORE99_VIA_CONFIG_PMU_ADB
102 } Core99ViaConfig;
103 
104 struct Core99MachineState {
105     /*< private >*/
106     MachineState parent;
107 
108     Core99ViaConfig via_config;
109 };
110 
111 static void fw_cfg_boot_set(void *opaque, const char *boot_device,
112                             Error **errp)
113 {
114     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
115 }
116 
117 static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
118 {
119     return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
120 }
121 
122 static void ppc_core99_reset(void *opaque)
123 {
124     PowerPCCPU *cpu = opaque;
125 
126     cpu_reset(CPU(cpu));
127     /* 970 CPUs want to get their initial IP as part of their boot protocol */
128     cpu->env.nip = PROM_BASE + 0x100;
129 }
130 
131 /* PowerPC Mac99 hardware initialisation */
132 static void ppc_core99_init(MachineState *machine)
133 {
134     Core99MachineState *core99_machine = CORE99_MACHINE(machine);
135     MachineClass *mc = MACHINE_GET_CLASS(machine);
136     PowerPCCPU *cpu = NULL;
137     CPUPPCState *env = NULL;
138     char *filename;
139     IrqLines *openpic_irqs;
140     int i, j, k, ppc_boot_device, machine_arch, bios_size = -1;
141     const char *bios_name = machine->firmware ?: PROM_FILENAME;
142     MemoryRegion *bios = g_new(MemoryRegion, 1);
143     hwaddr kernel_base = 0, initrd_base = 0, cmdline_base = 0;
144     long kernel_size = 0, initrd_size = 0;
145     PCIBus *pci_bus;
146     bool has_pmu, has_adb;
147     Object *macio;
148     MACIOIDEState *macio_ide;
149     BusState *adb_bus;
150     MacIONVRAMState *nvr;
151     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
152     void *fw_cfg;
153     SysBusDevice *s;
154     DeviceState *dev, *pic_dev, *uninorth_pci_dev;
155     DeviceState *uninorth_internal_dev = NULL, *uninorth_agp_dev = NULL;
156     hwaddr nvram_addr = 0xFFF04000;
157     uint64_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() : TBFREQ;
158 
159     /* init CPUs */
160     for (i = 0; i < machine->smp.cpus; i++) {
161         cpu = POWERPC_CPU(cpu_create(machine->cpu_type));
162         env = &cpu->env;
163 
164         /* Set time-base frequency to 100 Mhz */
165         cpu_ppc_tb_init(env, TBFREQ);
166         qemu_register_reset(ppc_core99_reset, cpu);
167     }
168 
169     /* allocate RAM */
170     if (machine->ram_size > 2 * GiB) {
171         error_report("RAM size more than 2 GiB is not supported");
172         exit(1);
173     }
174     memory_region_add_subregion(get_system_memory(), 0, machine->ram);
175 
176     /* allocate and load firmware ROM */
177     memory_region_init_rom(bios, NULL, "ppc_core99.bios", PROM_SIZE,
178                            &error_fatal);
179     memory_region_add_subregion(get_system_memory(), PROM_BASE, bios);
180 
181     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
182     if (filename) {
183         /* Load OpenBIOS (ELF) */
184         bios_size = load_elf(filename, NULL, NULL, NULL, NULL,
185                              NULL, NULL, NULL,
186                              ELFDATA2MSB, PPC_ELF_MACHINE, 0, 0);
187 
188         if (bios_size <= 0) {
189             /* or load binary ROM image */
190             bios_size = load_image_targphys(filename, PROM_BASE, PROM_SIZE);
191         }
192         g_free(filename);
193     }
194     if (bios_size < 0 || bios_size > PROM_SIZE) {
195         error_report("could not load PowerPC bios '%s'", bios_name);
196         exit(1);
197     }
198 
199     if (machine->kernel_filename) {
200         kernel_base = KERNEL_LOAD_ADDR;
201         kernel_size = load_elf(machine->kernel_filename, NULL,
202                                translate_kernel_address, NULL, NULL, NULL,
203                                NULL, NULL, ELFDATA2MSB, PPC_ELF_MACHINE, 0, 0);
204         if (kernel_size < 0) {
205             kernel_size = load_aout(machine->kernel_filename, kernel_base,
206                                     machine->ram_size - kernel_base,
207                                     true, TARGET_PAGE_SIZE);
208         }
209         if (kernel_size < 0) {
210             kernel_size = load_image_targphys(machine->kernel_filename,
211                                               kernel_base,
212                                               machine->ram_size - kernel_base);
213         }
214         if (kernel_size < 0) {
215             error_report("could not load kernel '%s'",
216                          machine->kernel_filename);
217             exit(1);
218         }
219         /* load initrd */
220         if (machine->initrd_filename) {
221             initrd_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size + KERNEL_GAP);
222             initrd_size = load_image_targphys(machine->initrd_filename,
223                                               initrd_base,
224                                               machine->ram_size - initrd_base);
225             if (initrd_size < 0) {
226                 error_report("could not load initial ram disk '%s'",
227                              machine->initrd_filename);
228                 exit(1);
229             }
230             cmdline_base = TARGET_PAGE_ALIGN(initrd_base + initrd_size);
231         } else {
232             cmdline_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size + KERNEL_GAP);
233         }
234         ppc_boot_device = 'm';
235     } else {
236         ppc_boot_device = '\0';
237         /* We consider that NewWorld PowerMac never have any floppy drive
238          * For now, OHW cannot boot from the network.
239          */
240         for (i = 0; machine->boot_config.order[i] != '\0'; i++) {
241             if (machine->boot_config.order[i] >= 'c' &&
242                 machine->boot_config.order[i] <= 'f') {
243                 ppc_boot_device = machine->boot_config.order[i];
244                 break;
245             }
246         }
247         if (ppc_boot_device == '\0') {
248             error_report("No valid boot device for Mac99 machine");
249             exit(1);
250         }
251     }
252 
253     openpic_irqs = g_new0(IrqLines, machine->smp.cpus);
254     dev = DEVICE(cpu);
255     for (i = 0; i < machine->smp.cpus; i++) {
256         /* Mac99 IRQ connection between OpenPIC outputs pins
257          * and PowerPC input pins
258          */
259         switch (PPC_INPUT(env)) {
260         case PPC_FLAGS_INPUT_6xx:
261             openpic_irqs[i].irq[OPENPIC_OUTPUT_INT] =
262                 qdev_get_gpio_in(dev, PPC6xx_INPUT_INT);
263             openpic_irqs[i].irq[OPENPIC_OUTPUT_CINT] =
264                  qdev_get_gpio_in(dev, PPC6xx_INPUT_INT);
265             openpic_irqs[i].irq[OPENPIC_OUTPUT_MCK] =
266                 qdev_get_gpio_in(dev, PPC6xx_INPUT_MCP);
267             /* Not connected ? */
268             openpic_irqs[i].irq[OPENPIC_OUTPUT_DEBUG] = NULL;
269             /* Check this */
270             openpic_irqs[i].irq[OPENPIC_OUTPUT_RESET] =
271                 qdev_get_gpio_in(dev, PPC6xx_INPUT_HRESET);
272             break;
273 #if defined(TARGET_PPC64)
274         case PPC_FLAGS_INPUT_970:
275             openpic_irqs[i].irq[OPENPIC_OUTPUT_INT] =
276                 qdev_get_gpio_in(dev, PPC970_INPUT_INT);
277             openpic_irqs[i].irq[OPENPIC_OUTPUT_CINT] =
278                 qdev_get_gpio_in(dev, PPC970_INPUT_INT);
279             openpic_irqs[i].irq[OPENPIC_OUTPUT_MCK] =
280                 qdev_get_gpio_in(dev, PPC970_INPUT_MCP);
281             /* Not connected ? */
282             openpic_irqs[i].irq[OPENPIC_OUTPUT_DEBUG] = NULL;
283             /* Check this */
284             openpic_irqs[i].irq[OPENPIC_OUTPUT_RESET] =
285                 qdev_get_gpio_in(dev, PPC970_INPUT_HRESET);
286             break;
287 #endif /* defined(TARGET_PPC64) */
288         default:
289             error_report("Bus model not supported on mac99 machine");
290             exit(1);
291         }
292     }
293 
294     /* UniN init */
295     s = SYS_BUS_DEVICE(qdev_new(TYPE_UNI_NORTH));
296     sysbus_realize_and_unref(s, &error_fatal);
297     memory_region_add_subregion(get_system_memory(), 0xf8000000,
298                                 sysbus_mmio_get_region(s, 0));
299 
300     if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
301         machine_arch = ARCH_MAC99_U3;
302         /* 970 gets a U3 bus */
303         /* Uninorth AGP bus */
304         uninorth_pci_dev = qdev_new(TYPE_U3_AGP_HOST_BRIDGE);
305         s = SYS_BUS_DEVICE(uninorth_pci_dev);
306         sysbus_realize_and_unref(s, &error_fatal);
307         sysbus_mmio_map(s, 0, 0xf0800000);
308         sysbus_mmio_map(s, 1, 0xf0c00000);
309         /* PCI hole */
310         memory_region_add_subregion(get_system_memory(), 0x80000000,
311                                     sysbus_mmio_get_region(s, 2));
312         /* Register 8 MB of ISA IO space */
313         memory_region_add_subregion(get_system_memory(), 0xf2000000,
314                                     sysbus_mmio_get_region(s, 3));
315     } else {
316         machine_arch = ARCH_MAC99;
317         /* Use values found on a real PowerMac */
318         /* Uninorth AGP bus */
319         uninorth_agp_dev = qdev_new(TYPE_UNI_NORTH_AGP_HOST_BRIDGE);
320         s = SYS_BUS_DEVICE(uninorth_agp_dev);
321         sysbus_realize_and_unref(s, &error_fatal);
322         sysbus_mmio_map(s, 0, 0xf0800000);
323         sysbus_mmio_map(s, 1, 0xf0c00000);
324 
325         /* Uninorth internal bus */
326         uninorth_internal_dev = qdev_new(
327                                 TYPE_UNI_NORTH_INTERNAL_PCI_HOST_BRIDGE);
328         s = SYS_BUS_DEVICE(uninorth_internal_dev);
329         sysbus_realize_and_unref(s, &error_fatal);
330         sysbus_mmio_map(s, 0, 0xf4800000);
331         sysbus_mmio_map(s, 1, 0xf4c00000);
332 
333         /* Uninorth main bus - this must be last to make it the default */
334         uninorth_pci_dev = qdev_new(TYPE_UNI_NORTH_PCI_HOST_BRIDGE);
335         qdev_prop_set_uint32(uninorth_pci_dev, "ofw-addr", 0xf2000000);
336         s = SYS_BUS_DEVICE(uninorth_pci_dev);
337         sysbus_realize_and_unref(s, &error_fatal);
338         sysbus_mmio_map(s, 0, 0xf2800000);
339         sysbus_mmio_map(s, 1, 0xf2c00000);
340         /* PCI hole */
341         memory_region_add_subregion(get_system_memory(), 0x80000000,
342                                     sysbus_mmio_get_region(s, 2));
343         /* Register 8 MB of ISA IO space */
344         memory_region_add_subregion(get_system_memory(), 0xf2000000,
345                                     sysbus_mmio_get_region(s, 3));
346     }
347 
348     machine->usb |= defaults_enabled() && !machine->usb_disabled;
349     has_pmu = (core99_machine->via_config != CORE99_VIA_CONFIG_CUDA);
350     has_adb = (core99_machine->via_config == CORE99_VIA_CONFIG_CUDA ||
351                core99_machine->via_config == CORE99_VIA_CONFIG_PMU_ADB);
352 
353     /* init basic PC hardware */
354     pci_bus = PCI_HOST_BRIDGE(uninorth_pci_dev)->bus;
355 
356     /* MacIO */
357     macio = OBJECT(pci_new(-1, TYPE_NEWWORLD_MACIO));
358     dev = DEVICE(macio);
359     qdev_prop_set_uint64(dev, "frequency", tbfreq);
360     qdev_prop_set_bit(dev, "has-pmu", has_pmu);
361     qdev_prop_set_bit(dev, "has-adb", has_adb);
362 
363     dev = DEVICE(object_resolve_path_component(macio, "escc"));
364     qdev_prop_set_chr(dev, "chrA", serial_hd(0));
365     qdev_prop_set_chr(dev, "chrB", serial_hd(1));
366 
367     pci_realize_and_unref(PCI_DEVICE(macio), pci_bus, &error_fatal);
368 
369     pic_dev = DEVICE(object_resolve_path_component(macio, "pic"));
370     for (i = 0; i < 4; i++) {
371         qdev_connect_gpio_out(uninorth_pci_dev, i,
372                               qdev_get_gpio_in(pic_dev, 0x1b + i));
373     }
374 
375     /* TODO: additional PCI buses only wired up for 32-bit machines */
376     if (PPC_INPUT(env) != PPC_FLAGS_INPUT_970) {
377         /* Uninorth AGP bus */
378         for (i = 0; i < 4; i++) {
379             qdev_connect_gpio_out(uninorth_agp_dev, i,
380                                   qdev_get_gpio_in(pic_dev, 0x1b + i));
381         }
382 
383         /* Uninorth internal bus */
384         for (i = 0; i < 4; i++) {
385             qdev_connect_gpio_out(uninorth_internal_dev, i,
386                                   qdev_get_gpio_in(pic_dev, 0x1b + i));
387         }
388     }
389 
390     /* OpenPIC */
391     s = SYS_BUS_DEVICE(pic_dev);
392     k = 0;
393     for (i = 0; i < machine->smp.cpus; i++) {
394         for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
395             sysbus_connect_irq(s, k++, openpic_irqs[i].irq[j]);
396         }
397     }
398     g_free(openpic_irqs);
399 
400     /* We only emulate 2 out of 3 IDE controllers for now */
401     ide_drive_get(hd, ARRAY_SIZE(hd));
402 
403     macio_ide = MACIO_IDE(object_resolve_path_component(macio, "ide[0]"));
404     macio_ide_init_drives(macio_ide, hd);
405 
406     macio_ide = MACIO_IDE(object_resolve_path_component(macio, "ide[1]"));
407     macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
408 
409     if (has_adb) {
410         if (has_pmu) {
411             dev = DEVICE(object_resolve_path_component(macio, "pmu"));
412         } else {
413             dev = DEVICE(object_resolve_path_component(macio, "cuda"));
414         }
415 
416         adb_bus = qdev_get_child_bus(dev, "adb.0");
417         dev = qdev_new(TYPE_ADB_KEYBOARD);
418         qdev_realize_and_unref(dev, adb_bus, &error_fatal);
419 
420         dev = qdev_new(TYPE_ADB_MOUSE);
421         qdev_realize_and_unref(dev, adb_bus, &error_fatal);
422     }
423 
424     if (machine->usb) {
425         pci_create_simple(pci_bus, -1, "pci-ohci");
426 
427         /* U3 needs to use USB for input because Linux doesn't support via-cuda
428         on PPC64 */
429         if (!has_adb || machine_arch == ARCH_MAC99_U3) {
430             USBBus *usb_bus;
431 
432             usb_bus = USB_BUS(object_resolve_type_unambiguous(TYPE_USB_BUS,
433                                                               &error_abort));
434             usb_create_simple(usb_bus, "usb-kbd");
435             usb_create_simple(usb_bus, "usb-mouse");
436         }
437     }
438 
439     pci_vga_init(pci_bus);
440 
441     if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) {
442         graphic_depth = 15;
443     }
444 
445     pci_init_nic_devices(pci_bus, mc->default_nic);
446 
447     /* The NewWorld NVRAM is not located in the MacIO device */
448     if (kvm_enabled() && qemu_real_host_page_size() > 4096) {
449         /* We can't combine read-write and read-only in a single page, so
450            move the NVRAM out of ROM again for KVM */
451         nvram_addr = 0xFFE00000;
452     }
453     dev = qdev_new(TYPE_MACIO_NVRAM);
454     qdev_prop_set_uint32(dev, "size", MACIO_NVRAM_SIZE);
455     qdev_prop_set_uint32(dev, "it_shift", 1);
456     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
457     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, nvram_addr);
458     nvr = MACIO_NVRAM(dev);
459     pmac_format_nvram_partition(nvr, MACIO_NVRAM_SIZE);
460     /* No PCI init: the BIOS will do it */
461 
462     dev = qdev_new(TYPE_FW_CFG_MEM);
463     fw_cfg = FW_CFG(dev);
464     qdev_prop_set_uint32(dev, "data_width", 1);
465     qdev_prop_set_bit(dev, "dma_enabled", false);
466     object_property_add_child(OBJECT(machine), TYPE_FW_CFG, OBJECT(fw_cfg));
467     s = SYS_BUS_DEVICE(dev);
468     sysbus_realize_and_unref(s, &error_fatal);
469     sysbus_mmio_map(s, 0, CFG_ADDR);
470     sysbus_mmio_map(s, 1, CFG_ADDR + 2);
471 
472     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)machine->smp.cpus);
473     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)machine->smp.max_cpus);
474     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)machine->ram_size);
475     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
476     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
477     fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
478     if (machine->kernel_cmdline) {
479         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
480         pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE,
481                          machine->kernel_cmdline);
482     } else {
483         fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
484     }
485     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
486     fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
487     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
488 
489     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
490     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
491     fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
492 
493     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_VIACONFIG, core99_machine->via_config);
494 
495     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
496     if (kvm_enabled()) {
497         uint8_t *hypercall;
498 
499         hypercall = g_malloc(16);
500         kvmppc_get_hypercall(env, hypercall, 16);
501         fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
502         fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
503     }
504     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq);
505     /* Mac OS X requires a "known good" clock-frequency value; pass it one. */
506     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ);
507     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ);
508     fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_NVRAM_ADDR, nvram_addr);
509 
510     /* MacOS NDRV VGA driver */
511     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, NDRV_VGA_FILENAME);
512     if (filename) {
513         gchar *ndrv_file;
514         gsize ndrv_size;
515 
516         if (g_file_get_contents(filename, &ndrv_file, &ndrv_size, NULL)) {
517             fw_cfg_add_file(fw_cfg, "ndrv/qemu_vga.ndrv", ndrv_file, ndrv_size);
518         }
519         g_free(filename);
520     }
521 
522     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
523 }
524 
525 /*
526  * Implementation of an interface to adjust firmware path
527  * for the bootindex property handling.
528  */
529 static char *core99_fw_dev_path(FWPathProvider *p, BusState *bus,
530                                 DeviceState *dev)
531 {
532     PCIDevice *pci;
533     MACIOIDEState *macio_ide;
534 
535     if (!strcmp(object_get_typename(OBJECT(dev)), "macio-newworld")) {
536         pci = PCI_DEVICE(dev);
537         return g_strdup_printf("mac-io@%x", PCI_SLOT(pci->devfn));
538     }
539 
540     if (!strcmp(object_get_typename(OBJECT(dev)), "macio-ide")) {
541         macio_ide = MACIO_IDE(dev);
542         return g_strdup_printf("ata-3@%x", macio_ide->addr);
543     }
544 
545     if (!strcmp(object_get_typename(OBJECT(dev)), "ide-hd")) {
546         return g_strdup("disk");
547     }
548 
549     if (!strcmp(object_get_typename(OBJECT(dev)), "ide-cd")) {
550         return g_strdup("cdrom");
551     }
552 
553     if (!strcmp(object_get_typename(OBJECT(dev)), "virtio-blk-device")) {
554         return g_strdup("disk");
555     }
556 
557     return NULL;
558 }
559 static int core99_kvm_type(MachineState *machine, const char *arg)
560 {
561     /* Always force PR KVM */
562     return 2;
563 }
564 
565 static void core99_machine_class_init(ObjectClass *oc, void *data)
566 {
567     MachineClass *mc = MACHINE_CLASS(oc);
568     FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc);
569 
570     mc->desc = "Mac99 based PowerMac";
571     mc->init = ppc_core99_init;
572     mc->block_default_type = IF_IDE;
573     /* SMP is not supported currently */
574     mc->max_cpus = 1;
575     mc->default_boot_order = "cd";
576     mc->default_display = "std";
577     mc->default_nic = "sungem";
578     mc->kvm_type = core99_kvm_type;
579 #ifdef TARGET_PPC64
580     mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("970fx_v3.1");
581 #else
582     mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("7400_v2.9");
583 #endif
584     mc->default_ram_id = "ppc_core99.ram";
585     mc->ignore_boot_device_suffixes = true;
586     fwc->get_dev_path = core99_fw_dev_path;
587 }
588 
589 static char *core99_get_via_config(Object *obj, Error **errp)
590 {
591     Core99MachineState *cms = CORE99_MACHINE(obj);
592 
593     switch (cms->via_config) {
594     default:
595     case CORE99_VIA_CONFIG_CUDA:
596         return g_strdup("cuda");
597 
598     case CORE99_VIA_CONFIG_PMU:
599         return g_strdup("pmu");
600 
601     case CORE99_VIA_CONFIG_PMU_ADB:
602         return g_strdup("pmu-adb");
603     }
604 }
605 
606 static void core99_set_via_config(Object *obj, const char *value, Error **errp)
607 {
608     Core99MachineState *cms = CORE99_MACHINE(obj);
609 
610     if (!strcmp(value, "cuda")) {
611         cms->via_config = CORE99_VIA_CONFIG_CUDA;
612     } else if (!strcmp(value, "pmu")) {
613         cms->via_config = CORE99_VIA_CONFIG_PMU;
614     } else if (!strcmp(value, "pmu-adb")) {
615         cms->via_config = CORE99_VIA_CONFIG_PMU_ADB;
616     } else {
617         error_setg(errp, "Invalid via value");
618         error_append_hint(errp, "Valid values are cuda, pmu, pmu-adb.\n");
619     }
620 }
621 
622 static void core99_instance_init(Object *obj)
623 {
624     Core99MachineState *cms = CORE99_MACHINE(obj);
625 
626     /* Default via_config is CORE99_VIA_CONFIG_CUDA */
627     cms->via_config = CORE99_VIA_CONFIG_CUDA;
628     object_property_add_str(obj, "via", core99_get_via_config,
629                             core99_set_via_config);
630     object_property_set_description(obj, "via",
631                                     "Set VIA configuration. "
632                                     "Valid values are cuda, pmu and pmu-adb");
633 
634     return;
635 }
636 
637 static const TypeInfo core99_machine_info = {
638     .name          = MACHINE_TYPE_NAME("mac99"),
639     .parent        = TYPE_MACHINE,
640     .class_init    = core99_machine_class_init,
641     .instance_init = core99_instance_init,
642     .instance_size = sizeof(Core99MachineState),
643     .interfaces = (InterfaceInfo[]) {
644         { TYPE_FW_PATH_PROVIDER },
645         { }
646     },
647 };
648 
649 static void mac_machine_register_types(void)
650 {
651     type_register_static(&core99_machine_info);
652 }
653 
654 type_init(mac_machine_register_types)
655