xref: /qemu/hw/pci/pcie_port.c (revision aa970ed586f9c7f178b813bda2919e329b841e3c)
1bc20ba98SIsaku Yamahata /*
2bc20ba98SIsaku Yamahata  * pcie_port.c
3bc20ba98SIsaku Yamahata  *
4bc20ba98SIsaku Yamahata  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
5bc20ba98SIsaku Yamahata  *                    VA Linux Systems Japan K.K.
6bc20ba98SIsaku Yamahata  *
7bc20ba98SIsaku Yamahata  * This program is free software; you can redistribute it and/or modify
8bc20ba98SIsaku Yamahata  * it under the terms of the GNU General Public License as published by
9bc20ba98SIsaku Yamahata  * the Free Software Foundation; either version 2 of the License, or
10bc20ba98SIsaku Yamahata  * (at your option) any later version.
11bc20ba98SIsaku Yamahata  *
12bc20ba98SIsaku Yamahata  * This program is distributed in the hope that it will be useful,
13bc20ba98SIsaku Yamahata  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14bc20ba98SIsaku Yamahata  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15bc20ba98SIsaku Yamahata  * GNU General Public License for more details.
16bc20ba98SIsaku Yamahata  *
17bc20ba98SIsaku Yamahata  * You should have received a copy of the GNU General Public License along
18bc20ba98SIsaku Yamahata  * with this program; if not, see <http://www.gnu.org/licenses/>.
19bc20ba98SIsaku Yamahata  */
20bc20ba98SIsaku Yamahata 
2197d5408fSPeter Maydell #include "qemu/osdep.h"
22c759b24fSMichael S. Tsirkin #include "hw/pci/pcie_port.h"
23a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
25a66e657eSIgor Mammedov #include "hw/hotplug.h"
26bc20ba98SIsaku Yamahata 
27bc20ba98SIsaku Yamahata void pcie_port_init_reg(PCIDevice *d)
28bc20ba98SIsaku Yamahata {
29bc20ba98SIsaku Yamahata     /* Unlike pci bridge,
30bc20ba98SIsaku Yamahata        66MHz and fast back to back don't apply to pci express port. */
31bc20ba98SIsaku Yamahata     pci_set_word(d->config + PCI_STATUS, 0);
32bc20ba98SIsaku Yamahata     pci_set_word(d->config + PCI_SEC_STATUS, 0);
33bc20ba98SIsaku Yamahata 
3445eb768cSMichael S. Tsirkin     /*
3545eb768cSMichael S. Tsirkin      * Unlike conventional pci bridge, for some bits the spec states:
3645eb768cSMichael S. Tsirkin      * Does not apply to PCI Express and must be hardwired to 0.
3745eb768cSMichael S. Tsirkin      */
3845eb768cSMichael S. Tsirkin     pci_word_test_and_clear_mask(d->wmask + PCI_BRIDGE_CONTROL,
3945eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_MASTER_ABORT |
4045eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_FAST_BACK |
4145eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_DISCARD |
4245eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_SEC_DISCARD |
4345eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_DISCARD_STATUS |
4445eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_DISCARD_SERR);
45bc20ba98SIsaku Yamahata }
46bc20ba98SIsaku Yamahata 
47bc20ba98SIsaku Yamahata /**************************************************************************
48bc20ba98SIsaku Yamahata  * (chassis number, pcie physical slot number) -> pcie slot conversion
49bc20ba98SIsaku Yamahata  */
50bc20ba98SIsaku Yamahata struct PCIEChassis {
51bc20ba98SIsaku Yamahata     uint8_t     number;
52bc20ba98SIsaku Yamahata 
53bc20ba98SIsaku Yamahata     QLIST_HEAD(, PCIESlot) slots;
54bc20ba98SIsaku Yamahata     QLIST_ENTRY(PCIEChassis) next;
55bc20ba98SIsaku Yamahata };
56bc20ba98SIsaku Yamahata 
57bc20ba98SIsaku Yamahata static QLIST_HEAD(, PCIEChassis) chassis = QLIST_HEAD_INITIALIZER(chassis);
58bc20ba98SIsaku Yamahata 
59bc20ba98SIsaku Yamahata static struct PCIEChassis *pcie_chassis_find(uint8_t chassis_number)
60bc20ba98SIsaku Yamahata {
61bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
62bc20ba98SIsaku Yamahata     QLIST_FOREACH(c, &chassis, next) {
63bc20ba98SIsaku Yamahata         if (c->number == chassis_number) {
64bc20ba98SIsaku Yamahata             break;
65bc20ba98SIsaku Yamahata         }
66bc20ba98SIsaku Yamahata     }
67bc20ba98SIsaku Yamahata     return c;
68bc20ba98SIsaku Yamahata }
69bc20ba98SIsaku Yamahata 
70bc20ba98SIsaku Yamahata void pcie_chassis_create(uint8_t chassis_number)
71bc20ba98SIsaku Yamahata {
72bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
73bc20ba98SIsaku Yamahata     c = pcie_chassis_find(chassis_number);
74bc20ba98SIsaku Yamahata     if (c) {
75bc20ba98SIsaku Yamahata         return;
76bc20ba98SIsaku Yamahata     }
777267c094SAnthony Liguori     c = g_malloc0(sizeof(*c));
78bc20ba98SIsaku Yamahata     c->number = chassis_number;
79bc20ba98SIsaku Yamahata     QLIST_INIT(&c->slots);
80bc20ba98SIsaku Yamahata     QLIST_INSERT_HEAD(&chassis, c, next);
81bc20ba98SIsaku Yamahata }
82bc20ba98SIsaku Yamahata 
83bc20ba98SIsaku Yamahata static PCIESlot *pcie_chassis_find_slot_with_chassis(struct PCIEChassis *c,
84bc20ba98SIsaku Yamahata                                                      uint8_t slot)
85bc20ba98SIsaku Yamahata {
86bc20ba98SIsaku Yamahata     PCIESlot *s;
87bc20ba98SIsaku Yamahata     QLIST_FOREACH(s, &c->slots, next) {
88bc20ba98SIsaku Yamahata         if (s->slot == slot) {
89bc20ba98SIsaku Yamahata             break;
90bc20ba98SIsaku Yamahata         }
91bc20ba98SIsaku Yamahata     }
92bc20ba98SIsaku Yamahata     return s;
93bc20ba98SIsaku Yamahata }
94bc20ba98SIsaku Yamahata 
95bc20ba98SIsaku Yamahata PCIESlot *pcie_chassis_find_slot(uint8_t chassis_number, uint16_t slot)
96bc20ba98SIsaku Yamahata {
97bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
98bc20ba98SIsaku Yamahata     c = pcie_chassis_find(chassis_number);
99bc20ba98SIsaku Yamahata     if (!c) {
100bc20ba98SIsaku Yamahata         return NULL;
101bc20ba98SIsaku Yamahata     }
102bc20ba98SIsaku Yamahata     return pcie_chassis_find_slot_with_chassis(c, slot);
103bc20ba98SIsaku Yamahata }
104bc20ba98SIsaku Yamahata 
105bc20ba98SIsaku Yamahata int pcie_chassis_add_slot(struct PCIESlot *slot)
106bc20ba98SIsaku Yamahata {
107bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
108bc20ba98SIsaku Yamahata     c = pcie_chassis_find(slot->chassis);
109bc20ba98SIsaku Yamahata     if (!c) {
110bc20ba98SIsaku Yamahata         return -ENODEV;
111bc20ba98SIsaku Yamahata     }
112bc20ba98SIsaku Yamahata     if (pcie_chassis_find_slot_with_chassis(c, slot->slot)) {
113bc20ba98SIsaku Yamahata         return -EBUSY;
114bc20ba98SIsaku Yamahata     }
115bc20ba98SIsaku Yamahata     QLIST_INSERT_HEAD(&c->slots, slot, next);
116bc20ba98SIsaku Yamahata     return 0;
117bc20ba98SIsaku Yamahata }
118bc20ba98SIsaku Yamahata 
119bc20ba98SIsaku Yamahata void pcie_chassis_del_slot(PCIESlot *s)
120bc20ba98SIsaku Yamahata {
121bc20ba98SIsaku Yamahata     QLIST_REMOVE(s, next);
122bc20ba98SIsaku Yamahata }
123bcb75750SAndreas Färber 
124bcb75750SAndreas Färber static Property pcie_port_props[] = {
125bcb75750SAndreas Färber     DEFINE_PROP_UINT8("port", PCIEPort, port, 0),
126bcb75750SAndreas Färber     DEFINE_PROP_UINT16("aer_log_max", PCIEPort,
127bcb75750SAndreas Färber                        parent_obj.parent_obj.exp.aer_log.log_max,
128bcb75750SAndreas Färber                        PCIE_AER_LOG_MAX_DEFAULT),
129bcb75750SAndreas Färber     DEFINE_PROP_END_OF_LIST()
130bcb75750SAndreas Färber };
131bcb75750SAndreas Färber 
132bcb75750SAndreas Färber static void pcie_port_class_init(ObjectClass *oc, void *data)
133bcb75750SAndreas Färber {
134bcb75750SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
135bcb75750SAndreas Färber 
1364f67d30bSMarc-André Lureau     device_class_set_props(dc, pcie_port_props);
137bcb75750SAndreas Färber }
138bcb75750SAndreas Färber 
139*aa970ed5SJonathan Cameron PCIDevice *pcie_find_port_by_pn(PCIBus *bus, uint8_t pn)
140*aa970ed5SJonathan Cameron {
141*aa970ed5SJonathan Cameron     int devfn;
142*aa970ed5SJonathan Cameron 
143*aa970ed5SJonathan Cameron     for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
144*aa970ed5SJonathan Cameron         PCIDevice *d = bus->devices[devfn];
145*aa970ed5SJonathan Cameron         PCIEPort *port;
146*aa970ed5SJonathan Cameron 
147*aa970ed5SJonathan Cameron         if (!d || !pci_is_express(d) || !d->exp.exp_cap) {
148*aa970ed5SJonathan Cameron             continue;
149*aa970ed5SJonathan Cameron         }
150*aa970ed5SJonathan Cameron 
151*aa970ed5SJonathan Cameron         if (!object_dynamic_cast(OBJECT(d), TYPE_PCIE_PORT)) {
152*aa970ed5SJonathan Cameron             continue;
153*aa970ed5SJonathan Cameron         }
154*aa970ed5SJonathan Cameron 
155*aa970ed5SJonathan Cameron         port = PCIE_PORT(d);
156*aa970ed5SJonathan Cameron         if (port->port == pn) {
157*aa970ed5SJonathan Cameron             return d;
158*aa970ed5SJonathan Cameron         }
159*aa970ed5SJonathan Cameron     }
160*aa970ed5SJonathan Cameron 
161*aa970ed5SJonathan Cameron     return NULL;
162*aa970ed5SJonathan Cameron }
163*aa970ed5SJonathan Cameron 
164bcb75750SAndreas Färber static const TypeInfo pcie_port_type_info = {
165bcb75750SAndreas Färber     .name = TYPE_PCIE_PORT,
166bcb75750SAndreas Färber     .parent = TYPE_PCI_BRIDGE,
167bcb75750SAndreas Färber     .instance_size = sizeof(PCIEPort),
168bcb75750SAndreas Färber     .abstract = true,
169bcb75750SAndreas Färber     .class_init = pcie_port_class_init,
170bcb75750SAndreas Färber };
171bcb75750SAndreas Färber 
172bcb75750SAndreas Färber static Property pcie_slot_props[] = {
173bcb75750SAndreas Färber     DEFINE_PROP_UINT8("chassis", PCIESlot, chassis, 0),
174bcb75750SAndreas Färber     DEFINE_PROP_UINT16("slot", PCIESlot, slot, 0),
175530a0963SJulia Suvorova     DEFINE_PROP_BOOL("hotplug", PCIESlot, hotplug, true),
1762aa1842dSIgor Mammedov     DEFINE_PROP_BOOL("x-native-hotplug", PCIESlot, native_hotplug, true),
177bcb75750SAndreas Färber     DEFINE_PROP_END_OF_LIST()
178bcb75750SAndreas Färber };
179bcb75750SAndreas Färber 
180bcb75750SAndreas Färber static void pcie_slot_class_init(ObjectClass *oc, void *data)
181bcb75750SAndreas Färber {
182bcb75750SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
183a66e657eSIgor Mammedov     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
184bcb75750SAndreas Färber 
1854f67d30bSMarc-André Lureau     device_class_set_props(dc, pcie_slot_props);
186b9731850SDavid Hildenbrand     hc->pre_plug = pcie_cap_slot_pre_plug_cb;
1875571727aSDavid Hildenbrand     hc->plug = pcie_cap_slot_plug_cb;
188a1952d01SDavid Hildenbrand     hc->unplug = pcie_cap_slot_unplug_cb;
1895571727aSDavid Hildenbrand     hc->unplug_request = pcie_cap_slot_unplug_request_cb;
190bcb75750SAndreas Färber }
191bcb75750SAndreas Färber 
192bcb75750SAndreas Färber static const TypeInfo pcie_slot_type_info = {
193bcb75750SAndreas Färber     .name = TYPE_PCIE_SLOT,
194bcb75750SAndreas Färber     .parent = TYPE_PCIE_PORT,
195bcb75750SAndreas Färber     .instance_size = sizeof(PCIESlot),
196bcb75750SAndreas Färber     .abstract = true,
197bcb75750SAndreas Färber     .class_init = pcie_slot_class_init,
198a66e657eSIgor Mammedov     .interfaces = (InterfaceInfo[]) {
199a66e657eSIgor Mammedov         { TYPE_HOTPLUG_HANDLER },
200a66e657eSIgor Mammedov         { }
201a66e657eSIgor Mammedov     }
202bcb75750SAndreas Färber };
203bcb75750SAndreas Färber 
204bcb75750SAndreas Färber static void pcie_port_register_types(void)
205bcb75750SAndreas Färber {
206bcb75750SAndreas Färber     type_register_static(&pcie_port_type_info);
207bcb75750SAndreas Färber     type_register_static(&pcie_slot_type_info);
208bcb75750SAndreas Färber }
209bcb75750SAndreas Färber 
210bcb75750SAndreas Färber type_init(pcie_port_register_types)
211