xref: /qemu/hw/pci/pcie_port.c (revision a66e657e18cd9b70e9f57ae5512c07faf2bc508f)
1bc20ba98SIsaku Yamahata /*
2bc20ba98SIsaku Yamahata  * pcie_port.c
3bc20ba98SIsaku Yamahata  *
4bc20ba98SIsaku Yamahata  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
5bc20ba98SIsaku Yamahata  *                    VA Linux Systems Japan K.K.
6bc20ba98SIsaku Yamahata  *
7bc20ba98SIsaku Yamahata  * This program is free software; you can redistribute it and/or modify
8bc20ba98SIsaku Yamahata  * it under the terms of the GNU General Public License as published by
9bc20ba98SIsaku Yamahata  * the Free Software Foundation; either version 2 of the License, or
10bc20ba98SIsaku Yamahata  * (at your option) any later version.
11bc20ba98SIsaku Yamahata  *
12bc20ba98SIsaku Yamahata  * This program is distributed in the hope that it will be useful,
13bc20ba98SIsaku Yamahata  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14bc20ba98SIsaku Yamahata  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15bc20ba98SIsaku Yamahata  * GNU General Public License for more details.
16bc20ba98SIsaku Yamahata  *
17bc20ba98SIsaku Yamahata  * You should have received a copy of the GNU General Public License along
18bc20ba98SIsaku Yamahata  * with this program; if not, see <http://www.gnu.org/licenses/>.
19bc20ba98SIsaku Yamahata  */
20bc20ba98SIsaku Yamahata 
21c759b24fSMichael S. Tsirkin #include "hw/pci/pcie_port.h"
22*a66e657eSIgor Mammedov #include "hw/hotplug.h"
23bc20ba98SIsaku Yamahata 
24bc20ba98SIsaku Yamahata void pcie_port_init_reg(PCIDevice *d)
25bc20ba98SIsaku Yamahata {
26bc20ba98SIsaku Yamahata     /* Unlike pci bridge,
27bc20ba98SIsaku Yamahata        66MHz and fast back to back don't apply to pci express port. */
28bc20ba98SIsaku Yamahata     pci_set_word(d->config + PCI_STATUS, 0);
29bc20ba98SIsaku Yamahata     pci_set_word(d->config + PCI_SEC_STATUS, 0);
30bc20ba98SIsaku Yamahata 
3145eb768cSMichael S. Tsirkin     /*
3245eb768cSMichael S. Tsirkin      * Unlike conventional pci bridge, for some bits the spec states:
3345eb768cSMichael S. Tsirkin      * Does not apply to PCI Express and must be hardwired to 0.
3445eb768cSMichael S. Tsirkin      */
3545eb768cSMichael S. Tsirkin     pci_word_test_and_clear_mask(d->wmask + PCI_BRIDGE_CONTROL,
3645eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_MASTER_ABORT |
3745eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_FAST_BACK |
3845eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_DISCARD |
3945eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_SEC_DISCARD |
4045eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_DISCARD_STATUS |
4145eb768cSMichael S. Tsirkin                                  PCI_BRIDGE_CTL_DISCARD_SERR);
42bc20ba98SIsaku Yamahata }
43bc20ba98SIsaku Yamahata 
44bc20ba98SIsaku Yamahata /**************************************************************************
45bc20ba98SIsaku Yamahata  * (chassis number, pcie physical slot number) -> pcie slot conversion
46bc20ba98SIsaku Yamahata  */
47bc20ba98SIsaku Yamahata struct PCIEChassis {
48bc20ba98SIsaku Yamahata     uint8_t     number;
49bc20ba98SIsaku Yamahata 
50bc20ba98SIsaku Yamahata     QLIST_HEAD(, PCIESlot) slots;
51bc20ba98SIsaku Yamahata     QLIST_ENTRY(PCIEChassis) next;
52bc20ba98SIsaku Yamahata };
53bc20ba98SIsaku Yamahata 
54bc20ba98SIsaku Yamahata static QLIST_HEAD(, PCIEChassis) chassis = QLIST_HEAD_INITIALIZER(chassis);
55bc20ba98SIsaku Yamahata 
56bc20ba98SIsaku Yamahata static struct PCIEChassis *pcie_chassis_find(uint8_t chassis_number)
57bc20ba98SIsaku Yamahata {
58bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
59bc20ba98SIsaku Yamahata     QLIST_FOREACH(c, &chassis, next) {
60bc20ba98SIsaku Yamahata         if (c->number == chassis_number) {
61bc20ba98SIsaku Yamahata             break;
62bc20ba98SIsaku Yamahata         }
63bc20ba98SIsaku Yamahata     }
64bc20ba98SIsaku Yamahata     return c;
65bc20ba98SIsaku Yamahata }
66bc20ba98SIsaku Yamahata 
67bc20ba98SIsaku Yamahata void pcie_chassis_create(uint8_t chassis_number)
68bc20ba98SIsaku Yamahata {
69bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
70bc20ba98SIsaku Yamahata     c = pcie_chassis_find(chassis_number);
71bc20ba98SIsaku Yamahata     if (c) {
72bc20ba98SIsaku Yamahata         return;
73bc20ba98SIsaku Yamahata     }
747267c094SAnthony Liguori     c = g_malloc0(sizeof(*c));
75bc20ba98SIsaku Yamahata     c->number = chassis_number;
76bc20ba98SIsaku Yamahata     QLIST_INIT(&c->slots);
77bc20ba98SIsaku Yamahata     QLIST_INSERT_HEAD(&chassis, c, next);
78bc20ba98SIsaku Yamahata }
79bc20ba98SIsaku Yamahata 
80bc20ba98SIsaku Yamahata static PCIESlot *pcie_chassis_find_slot_with_chassis(struct PCIEChassis *c,
81bc20ba98SIsaku Yamahata                                                      uint8_t slot)
82bc20ba98SIsaku Yamahata {
83bc20ba98SIsaku Yamahata     PCIESlot *s;
84bc20ba98SIsaku Yamahata     QLIST_FOREACH(s, &c->slots, next) {
85bc20ba98SIsaku Yamahata         if (s->slot == slot) {
86bc20ba98SIsaku Yamahata             break;
87bc20ba98SIsaku Yamahata         }
88bc20ba98SIsaku Yamahata     }
89bc20ba98SIsaku Yamahata     return s;
90bc20ba98SIsaku Yamahata }
91bc20ba98SIsaku Yamahata 
92bc20ba98SIsaku Yamahata PCIESlot *pcie_chassis_find_slot(uint8_t chassis_number, uint16_t slot)
93bc20ba98SIsaku Yamahata {
94bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
95bc20ba98SIsaku Yamahata     c = pcie_chassis_find(chassis_number);
96bc20ba98SIsaku Yamahata     if (!c) {
97bc20ba98SIsaku Yamahata         return NULL;
98bc20ba98SIsaku Yamahata     }
99bc20ba98SIsaku Yamahata     return pcie_chassis_find_slot_with_chassis(c, slot);
100bc20ba98SIsaku Yamahata }
101bc20ba98SIsaku Yamahata 
102bc20ba98SIsaku Yamahata int pcie_chassis_add_slot(struct PCIESlot *slot)
103bc20ba98SIsaku Yamahata {
104bc20ba98SIsaku Yamahata     struct PCIEChassis *c;
105bc20ba98SIsaku Yamahata     c = pcie_chassis_find(slot->chassis);
106bc20ba98SIsaku Yamahata     if (!c) {
107bc20ba98SIsaku Yamahata         return -ENODEV;
108bc20ba98SIsaku Yamahata     }
109bc20ba98SIsaku Yamahata     if (pcie_chassis_find_slot_with_chassis(c, slot->slot)) {
110bc20ba98SIsaku Yamahata         return -EBUSY;
111bc20ba98SIsaku Yamahata     }
112bc20ba98SIsaku Yamahata     QLIST_INSERT_HEAD(&c->slots, slot, next);
113bc20ba98SIsaku Yamahata     return 0;
114bc20ba98SIsaku Yamahata }
115bc20ba98SIsaku Yamahata 
116bc20ba98SIsaku Yamahata void pcie_chassis_del_slot(PCIESlot *s)
117bc20ba98SIsaku Yamahata {
118bc20ba98SIsaku Yamahata     QLIST_REMOVE(s, next);
119bc20ba98SIsaku Yamahata }
120bcb75750SAndreas Färber 
121bcb75750SAndreas Färber static Property pcie_port_props[] = {
122bcb75750SAndreas Färber     DEFINE_PROP_UINT8("port", PCIEPort, port, 0),
123bcb75750SAndreas Färber     DEFINE_PROP_UINT16("aer_log_max", PCIEPort,
124bcb75750SAndreas Färber                        parent_obj.parent_obj.exp.aer_log.log_max,
125bcb75750SAndreas Färber                        PCIE_AER_LOG_MAX_DEFAULT),
126bcb75750SAndreas Färber     DEFINE_PROP_END_OF_LIST()
127bcb75750SAndreas Färber };
128bcb75750SAndreas Färber 
129bcb75750SAndreas Färber static void pcie_port_class_init(ObjectClass *oc, void *data)
130bcb75750SAndreas Färber {
131bcb75750SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
132bcb75750SAndreas Färber 
133bcb75750SAndreas Färber     dc->props = pcie_port_props;
134bcb75750SAndreas Färber }
135bcb75750SAndreas Färber 
136bcb75750SAndreas Färber static const TypeInfo pcie_port_type_info = {
137bcb75750SAndreas Färber     .name = TYPE_PCIE_PORT,
138bcb75750SAndreas Färber     .parent = TYPE_PCI_BRIDGE,
139bcb75750SAndreas Färber     .instance_size = sizeof(PCIEPort),
140bcb75750SAndreas Färber     .abstract = true,
141bcb75750SAndreas Färber     .class_init = pcie_port_class_init,
142bcb75750SAndreas Färber };
143bcb75750SAndreas Färber 
144bcb75750SAndreas Färber static Property pcie_slot_props[] = {
145bcb75750SAndreas Färber     DEFINE_PROP_UINT8("chassis", PCIESlot, chassis, 0),
146bcb75750SAndreas Färber     DEFINE_PROP_UINT16("slot", PCIESlot, slot, 0),
147bcb75750SAndreas Färber     DEFINE_PROP_END_OF_LIST()
148bcb75750SAndreas Färber };
149bcb75750SAndreas Färber 
150bcb75750SAndreas Färber static void pcie_slot_class_init(ObjectClass *oc, void *data)
151bcb75750SAndreas Färber {
152bcb75750SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
153*a66e657eSIgor Mammedov     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
154bcb75750SAndreas Färber 
155bcb75750SAndreas Färber     dc->props = pcie_slot_props;
156*a66e657eSIgor Mammedov     hc->plug = pcie_cap_slot_hotplug_cb;
157*a66e657eSIgor Mammedov     hc->unplug = pcie_cap_slot_hot_unplug_cb;
158bcb75750SAndreas Färber }
159bcb75750SAndreas Färber 
160bcb75750SAndreas Färber static const TypeInfo pcie_slot_type_info = {
161bcb75750SAndreas Färber     .name = TYPE_PCIE_SLOT,
162bcb75750SAndreas Färber     .parent = TYPE_PCIE_PORT,
163bcb75750SAndreas Färber     .instance_size = sizeof(PCIESlot),
164bcb75750SAndreas Färber     .abstract = true,
165bcb75750SAndreas Färber     .class_init = pcie_slot_class_init,
166*a66e657eSIgor Mammedov     .interfaces = (InterfaceInfo[]) {
167*a66e657eSIgor Mammedov         { TYPE_HOTPLUG_HANDLER },
168*a66e657eSIgor Mammedov         { }
169*a66e657eSIgor Mammedov     }
170bcb75750SAndreas Färber };
171bcb75750SAndreas Färber 
172bcb75750SAndreas Färber static void pcie_port_register_types(void)
173bcb75750SAndreas Färber {
174bcb75750SAndreas Färber     type_register_static(&pcie_port_type_info);
175bcb75750SAndreas Färber     type_register_static(&pcie_slot_type_info);
176bcb75750SAndreas Färber }
177bcb75750SAndreas Färber 
178bcb75750SAndreas Färber type_init(pcie_port_register_types)
179