1bc20ba98SIsaku Yamahata /* 2bc20ba98SIsaku Yamahata * pcie_port.c 3bc20ba98SIsaku Yamahata * 4bc20ba98SIsaku Yamahata * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp> 5bc20ba98SIsaku Yamahata * VA Linux Systems Japan K.K. 6bc20ba98SIsaku Yamahata * 7bc20ba98SIsaku Yamahata * This program is free software; you can redistribute it and/or modify 8bc20ba98SIsaku Yamahata * it under the terms of the GNU General Public License as published by 9bc20ba98SIsaku Yamahata * the Free Software Foundation; either version 2 of the License, or 10bc20ba98SIsaku Yamahata * (at your option) any later version. 11bc20ba98SIsaku Yamahata * 12bc20ba98SIsaku Yamahata * This program is distributed in the hope that it will be useful, 13bc20ba98SIsaku Yamahata * but WITHOUT ANY WARRANTY; without even the implied warranty of 14bc20ba98SIsaku Yamahata * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15bc20ba98SIsaku Yamahata * GNU General Public License for more details. 16bc20ba98SIsaku Yamahata * 17bc20ba98SIsaku Yamahata * You should have received a copy of the GNU General Public License along 18bc20ba98SIsaku Yamahata * with this program; if not, see <http://www.gnu.org/licenses/>. 19bc20ba98SIsaku Yamahata */ 20bc20ba98SIsaku Yamahata 2197d5408fSPeter Maydell #include "qemu/osdep.h" 22c759b24fSMichael S. Tsirkin #include "hw/pci/pcie_port.h" 23a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 240b8fa32fSMarkus Armbruster #include "qemu/module.h" 25a66e657eSIgor Mammedov #include "hw/hotplug.h" 26bc20ba98SIsaku Yamahata 27bc20ba98SIsaku Yamahata void pcie_port_init_reg(PCIDevice *d) 28bc20ba98SIsaku Yamahata { 29bc20ba98SIsaku Yamahata /* Unlike pci bridge, 30bc20ba98SIsaku Yamahata 66MHz and fast back to back don't apply to pci express port. */ 31bc20ba98SIsaku Yamahata pci_set_word(d->config + PCI_STATUS, 0); 32bc20ba98SIsaku Yamahata pci_set_word(d->config + PCI_SEC_STATUS, 0); 33bc20ba98SIsaku Yamahata 3445eb768cSMichael S. Tsirkin /* 3545eb768cSMichael S. Tsirkin * Unlike conventional pci bridge, for some bits the spec states: 3645eb768cSMichael S. Tsirkin * Does not apply to PCI Express and must be hardwired to 0. 3745eb768cSMichael S. Tsirkin */ 3845eb768cSMichael S. Tsirkin pci_word_test_and_clear_mask(d->wmask + PCI_BRIDGE_CONTROL, 3945eb768cSMichael S. Tsirkin PCI_BRIDGE_CTL_MASTER_ABORT | 4045eb768cSMichael S. Tsirkin PCI_BRIDGE_CTL_FAST_BACK | 4145eb768cSMichael S. Tsirkin PCI_BRIDGE_CTL_DISCARD | 4245eb768cSMichael S. Tsirkin PCI_BRIDGE_CTL_SEC_DISCARD | 4345eb768cSMichael S. Tsirkin PCI_BRIDGE_CTL_DISCARD_STATUS | 4445eb768cSMichael S. Tsirkin PCI_BRIDGE_CTL_DISCARD_SERR); 45bc20ba98SIsaku Yamahata } 46bc20ba98SIsaku Yamahata 47bc20ba98SIsaku Yamahata /************************************************************************** 48bc20ba98SIsaku Yamahata * (chassis number, pcie physical slot number) -> pcie slot conversion 49bc20ba98SIsaku Yamahata */ 50bc20ba98SIsaku Yamahata struct PCIEChassis { 51bc20ba98SIsaku Yamahata uint8_t number; 52bc20ba98SIsaku Yamahata 53bc20ba98SIsaku Yamahata QLIST_HEAD(, PCIESlot) slots; 54bc20ba98SIsaku Yamahata QLIST_ENTRY(PCIEChassis) next; 55bc20ba98SIsaku Yamahata }; 56bc20ba98SIsaku Yamahata 57bc20ba98SIsaku Yamahata static QLIST_HEAD(, PCIEChassis) chassis = QLIST_HEAD_INITIALIZER(chassis); 58bc20ba98SIsaku Yamahata 59bc20ba98SIsaku Yamahata static struct PCIEChassis *pcie_chassis_find(uint8_t chassis_number) 60bc20ba98SIsaku Yamahata { 61bc20ba98SIsaku Yamahata struct PCIEChassis *c; 62bc20ba98SIsaku Yamahata QLIST_FOREACH(c, &chassis, next) { 63bc20ba98SIsaku Yamahata if (c->number == chassis_number) { 64bc20ba98SIsaku Yamahata break; 65bc20ba98SIsaku Yamahata } 66bc20ba98SIsaku Yamahata } 67bc20ba98SIsaku Yamahata return c; 68bc20ba98SIsaku Yamahata } 69bc20ba98SIsaku Yamahata 70bc20ba98SIsaku Yamahata void pcie_chassis_create(uint8_t chassis_number) 71bc20ba98SIsaku Yamahata { 72bc20ba98SIsaku Yamahata struct PCIEChassis *c; 73bc20ba98SIsaku Yamahata c = pcie_chassis_find(chassis_number); 74bc20ba98SIsaku Yamahata if (c) { 75bc20ba98SIsaku Yamahata return; 76bc20ba98SIsaku Yamahata } 777267c094SAnthony Liguori c = g_malloc0(sizeof(*c)); 78bc20ba98SIsaku Yamahata c->number = chassis_number; 79bc20ba98SIsaku Yamahata QLIST_INIT(&c->slots); 80bc20ba98SIsaku Yamahata QLIST_INSERT_HEAD(&chassis, c, next); 81bc20ba98SIsaku Yamahata } 82bc20ba98SIsaku Yamahata 83bc20ba98SIsaku Yamahata static PCIESlot *pcie_chassis_find_slot_with_chassis(struct PCIEChassis *c, 84bc20ba98SIsaku Yamahata uint8_t slot) 85bc20ba98SIsaku Yamahata { 86bc20ba98SIsaku Yamahata PCIESlot *s; 87bc20ba98SIsaku Yamahata QLIST_FOREACH(s, &c->slots, next) { 88bc20ba98SIsaku Yamahata if (s->slot == slot) { 89bc20ba98SIsaku Yamahata break; 90bc20ba98SIsaku Yamahata } 91bc20ba98SIsaku Yamahata } 92bc20ba98SIsaku Yamahata return s; 93bc20ba98SIsaku Yamahata } 94bc20ba98SIsaku Yamahata 95bc20ba98SIsaku Yamahata int pcie_chassis_add_slot(struct PCIESlot *slot) 96bc20ba98SIsaku Yamahata { 97bc20ba98SIsaku Yamahata struct PCIEChassis *c; 98bc20ba98SIsaku Yamahata c = pcie_chassis_find(slot->chassis); 99bc20ba98SIsaku Yamahata if (!c) { 100bc20ba98SIsaku Yamahata return -ENODEV; 101bc20ba98SIsaku Yamahata } 102bc20ba98SIsaku Yamahata if (pcie_chassis_find_slot_with_chassis(c, slot->slot)) { 103bc20ba98SIsaku Yamahata return -EBUSY; 104bc20ba98SIsaku Yamahata } 105bc20ba98SIsaku Yamahata QLIST_INSERT_HEAD(&c->slots, slot, next); 106bc20ba98SIsaku Yamahata return 0; 107bc20ba98SIsaku Yamahata } 108bc20ba98SIsaku Yamahata 109bc20ba98SIsaku Yamahata void pcie_chassis_del_slot(PCIESlot *s) 110bc20ba98SIsaku Yamahata { 111bc20ba98SIsaku Yamahata QLIST_REMOVE(s, next); 112bc20ba98SIsaku Yamahata } 113bcb75750SAndreas Färber 1148a1852f8SRichard Henderson static const Property pcie_port_props[] = { 115bcb75750SAndreas Färber DEFINE_PROP_UINT8("port", PCIEPort, port, 0), 116bcb75750SAndreas Färber DEFINE_PROP_UINT16("aer_log_max", PCIEPort, 117bcb75750SAndreas Färber parent_obj.parent_obj.exp.aer_log.log_max, 118bcb75750SAndreas Färber PCIE_AER_LOG_MAX_DEFAULT), 119bcb75750SAndreas Färber }; 120bcb75750SAndreas Färber 12112d1a768SPhilippe Mathieu-Daudé static void pcie_port_class_init(ObjectClass *oc, const void *data) 122bcb75750SAndreas Färber { 123bcb75750SAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 124bcb75750SAndreas Färber 1254f67d30bSMarc-André Lureau device_class_set_props(dc, pcie_port_props); 126bcb75750SAndreas Färber } 127bcb75750SAndreas Färber 128aa970ed5SJonathan Cameron PCIDevice *pcie_find_port_by_pn(PCIBus *bus, uint8_t pn) 129aa970ed5SJonathan Cameron { 130aa970ed5SJonathan Cameron int devfn; 131aa970ed5SJonathan Cameron 132aa970ed5SJonathan Cameron for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { 133aa970ed5SJonathan Cameron PCIDevice *d = bus->devices[devfn]; 134aa970ed5SJonathan Cameron PCIEPort *port; 135aa970ed5SJonathan Cameron 136aa970ed5SJonathan Cameron if (!d || !pci_is_express(d) || !d->exp.exp_cap) { 137aa970ed5SJonathan Cameron continue; 138aa970ed5SJonathan Cameron } 139aa970ed5SJonathan Cameron 140aa970ed5SJonathan Cameron if (!object_dynamic_cast(OBJECT(d), TYPE_PCIE_PORT)) { 141aa970ed5SJonathan Cameron continue; 142aa970ed5SJonathan Cameron } 143aa970ed5SJonathan Cameron 144aa970ed5SJonathan Cameron port = PCIE_PORT(d); 145aa970ed5SJonathan Cameron if (port->port == pn) { 146aa970ed5SJonathan Cameron return d; 147aa970ed5SJonathan Cameron } 148aa970ed5SJonathan Cameron } 149aa970ed5SJonathan Cameron 150aa970ed5SJonathan Cameron return NULL; 151aa970ed5SJonathan Cameron } 152aa970ed5SJonathan Cameron 15384344ee2SJonathan Cameron /* Find first port in devfn number order */ 15484344ee2SJonathan Cameron PCIDevice *pcie_find_port_first(PCIBus *bus) 15584344ee2SJonathan Cameron { 15684344ee2SJonathan Cameron int devfn; 15784344ee2SJonathan Cameron 15884344ee2SJonathan Cameron for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { 15984344ee2SJonathan Cameron PCIDevice *d = bus->devices[devfn]; 16084344ee2SJonathan Cameron 16184344ee2SJonathan Cameron if (!d || !pci_is_express(d) || !d->exp.exp_cap) { 16284344ee2SJonathan Cameron continue; 16384344ee2SJonathan Cameron } 16484344ee2SJonathan Cameron 16584344ee2SJonathan Cameron if (object_dynamic_cast(OBJECT(d), TYPE_PCIE_PORT)) { 16684344ee2SJonathan Cameron return d; 16784344ee2SJonathan Cameron } 16884344ee2SJonathan Cameron } 16984344ee2SJonathan Cameron 17084344ee2SJonathan Cameron return NULL; 17184344ee2SJonathan Cameron } 17284344ee2SJonathan Cameron 17384344ee2SJonathan Cameron int pcie_count_ds_ports(PCIBus *bus) 17484344ee2SJonathan Cameron { 17584344ee2SJonathan Cameron int dsp_count = 0; 17684344ee2SJonathan Cameron int devfn; 17784344ee2SJonathan Cameron 17884344ee2SJonathan Cameron for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { 17984344ee2SJonathan Cameron PCIDevice *d = bus->devices[devfn]; 18084344ee2SJonathan Cameron 18184344ee2SJonathan Cameron if (!d || !pci_is_express(d) || !d->exp.exp_cap) { 18284344ee2SJonathan Cameron continue; 18384344ee2SJonathan Cameron } 18484344ee2SJonathan Cameron if (object_dynamic_cast(OBJECT(d), TYPE_PCIE_PORT)) { 18584344ee2SJonathan Cameron dsp_count++; 18684344ee2SJonathan Cameron } 18784344ee2SJonathan Cameron } 18884344ee2SJonathan Cameron return dsp_count; 18984344ee2SJonathan Cameron } 19084344ee2SJonathan Cameron 191ceefa0b7SIgor Mammedov static bool pcie_slot_is_hotpluggbale_bus(HotplugHandler *plug_handler, 192ceefa0b7SIgor Mammedov BusState *bus) 193ceefa0b7SIgor Mammedov { 194ceefa0b7SIgor Mammedov PCIESlot *s = PCIE_SLOT(bus->parent); 195ceefa0b7SIgor Mammedov return s->hotplug; 196ceefa0b7SIgor Mammedov } 197ceefa0b7SIgor Mammedov 198bcb75750SAndreas Färber static const TypeInfo pcie_port_type_info = { 199bcb75750SAndreas Färber .name = TYPE_PCIE_PORT, 200bcb75750SAndreas Färber .parent = TYPE_PCI_BRIDGE, 201bcb75750SAndreas Färber .instance_size = sizeof(PCIEPort), 202bcb75750SAndreas Färber .abstract = true, 203bcb75750SAndreas Färber .class_init = pcie_port_class_init, 204bcb75750SAndreas Färber }; 205bcb75750SAndreas Färber 2068a1852f8SRichard Henderson static const Property pcie_slot_props[] = { 207bcb75750SAndreas Färber DEFINE_PROP_UINT8("chassis", PCIESlot, chassis, 0), 208bcb75750SAndreas Färber DEFINE_PROP_UINT16("slot", PCIESlot, slot, 0), 209530a0963SJulia Suvorova DEFINE_PROP_BOOL("hotplug", PCIESlot, hotplug, true), 2101d77e157SIgor Mammedov DEFINE_PROP_BOOL("x-do-not-expose-native-hotplug-cap", PCIESlot, 2111d77e157SIgor Mammedov hide_native_hotplug_cap, false), 212bcb75750SAndreas Färber }; 213bcb75750SAndreas Färber 21412d1a768SPhilippe Mathieu-Daudé static void pcie_slot_class_init(ObjectClass *oc, const void *data) 215bcb75750SAndreas Färber { 216bcb75750SAndreas Färber DeviceClass *dc = DEVICE_CLASS(oc); 217a66e657eSIgor Mammedov HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); 218bcb75750SAndreas Färber 2194f67d30bSMarc-André Lureau device_class_set_props(dc, pcie_slot_props); 220b9731850SDavid Hildenbrand hc->pre_plug = pcie_cap_slot_pre_plug_cb; 2215571727aSDavid Hildenbrand hc->plug = pcie_cap_slot_plug_cb; 222a1952d01SDavid Hildenbrand hc->unplug = pcie_cap_slot_unplug_cb; 2235571727aSDavid Hildenbrand hc->unplug_request = pcie_cap_slot_unplug_request_cb; 224ceefa0b7SIgor Mammedov hc->is_hotpluggable_bus = pcie_slot_is_hotpluggbale_bus; 225bcb75750SAndreas Färber } 226bcb75750SAndreas Färber 227bcb75750SAndreas Färber static const TypeInfo pcie_slot_type_info = { 228bcb75750SAndreas Färber .name = TYPE_PCIE_SLOT, 229bcb75750SAndreas Färber .parent = TYPE_PCIE_PORT, 230bcb75750SAndreas Färber .instance_size = sizeof(PCIESlot), 231bcb75750SAndreas Färber .abstract = true, 232bcb75750SAndreas Färber .class_init = pcie_slot_class_init, 233*2cd09e47SPhilippe Mathieu-Daudé .interfaces = (const InterfaceInfo[]) { 234a66e657eSIgor Mammedov { TYPE_HOTPLUG_HANDLER }, 235a66e657eSIgor Mammedov { } 236a66e657eSIgor Mammedov } 237bcb75750SAndreas Färber }; 238bcb75750SAndreas Färber 239bcb75750SAndreas Färber static void pcie_port_register_types(void) 240bcb75750SAndreas Färber { 241bcb75750SAndreas Färber type_register_static(&pcie_port_type_info); 242bcb75750SAndreas Färber type_register_static(&pcie_slot_type_info); 243bcb75750SAndreas Färber } 244bcb75750SAndreas Färber 245bcb75750SAndreas Färber type_init(pcie_port_register_types) 246