xref: /qemu/hw/pci/pci_bridge.c (revision fd56e0612b6454a282fa6a953fdb09281a98c589)
1783753fdSIsaku Yamahata /*
2783753fdSIsaku Yamahata  * QEMU PCI bus manager
3783753fdSIsaku Yamahata  *
4783753fdSIsaku Yamahata  * Copyright (c) 2004 Fabrice Bellard
5783753fdSIsaku Yamahata  *
6783753fdSIsaku Yamahata  * Permission is hereby granted, free of charge, to any person obtaining a copy
7783753fdSIsaku Yamahata  * of this software and associated documentation files (the "Software"), to dea
8783753fdSIsaku Yamahata 
9783753fdSIsaku Yamahata  * in the Software without restriction, including without limitation the rights
10783753fdSIsaku Yamahata  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11783753fdSIsaku Yamahata  * copies of the Software, and to permit persons to whom the Software is
12783753fdSIsaku Yamahata  * furnished to do so, subject to the following conditions:
13783753fdSIsaku Yamahata  *
14783753fdSIsaku Yamahata  * The above copyright notice and this permission notice shall be included in
15783753fdSIsaku Yamahata  * all copies or substantial portions of the Software.
16783753fdSIsaku Yamahata  *
17783753fdSIsaku Yamahata  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18783753fdSIsaku Yamahata  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19783753fdSIsaku Yamahata  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20783753fdSIsaku Yamahata  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21783753fdSIsaku Yamahata  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM
22783753fdSIsaku Yamahata 
23783753fdSIsaku Yamahata  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24783753fdSIsaku Yamahata  * THE SOFTWARE.
25783753fdSIsaku Yamahata  */
26783753fdSIsaku Yamahata /*
27783753fdSIsaku Yamahata  * split out from pci.c
28783753fdSIsaku Yamahata  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
29783753fdSIsaku Yamahata  *                    VA Linux Systems Japan K.K.
30783753fdSIsaku Yamahata  */
31783753fdSIsaku Yamahata 
3297d5408fSPeter Maydell #include "qemu/osdep.h"
33c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
3406aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
351de7afc9SPaolo Bonzini #include "qemu/range.h"
369a7c2a59SMao Zhongyi #include "qapi/error.h"
37783753fdSIsaku Yamahata 
38f4c817e0SIsaku Yamahata /* PCI bridge subsystem vendor ID helper functions */
39f4c817e0SIsaku Yamahata #define PCI_SSVID_SIZEOF        8
40f4c817e0SIsaku Yamahata #define PCI_SSVID_SVID          4
41f4c817e0SIsaku Yamahata #define PCI_SSVID_SSID          6
42f4c817e0SIsaku Yamahata 
43f4c817e0SIsaku Yamahata int pci_bridge_ssvid_init(PCIDevice *dev, uint8_t offset,
44f8cd1b02SMao Zhongyi                           uint16_t svid, uint16_t ssid,
45f8cd1b02SMao Zhongyi                           Error **errp)
46f4c817e0SIsaku Yamahata {
47f4c817e0SIsaku Yamahata     int pos;
489a7c2a59SMao Zhongyi 
499a7c2a59SMao Zhongyi     pos = pci_add_capability(dev, PCI_CAP_ID_SSVID, offset,
50f8cd1b02SMao Zhongyi                              PCI_SSVID_SIZEOF, errp);
51f4c817e0SIsaku Yamahata     if (pos < 0) {
52f4c817e0SIsaku Yamahata         return pos;
53f4c817e0SIsaku Yamahata     }
54f4c817e0SIsaku Yamahata 
55f4c817e0SIsaku Yamahata     pci_set_word(dev->config + pos + PCI_SSVID_SVID, svid);
56f4c817e0SIsaku Yamahata     pci_set_word(dev->config + pos + PCI_SSVID_SSID, ssid);
57f4c817e0SIsaku Yamahata     return pos;
58f4c817e0SIsaku Yamahata }
59f4c817e0SIsaku Yamahata 
6068f79994SIsaku Yamahata /* Accessor function to get parent bridge device from pci bus. */
61783753fdSIsaku Yamahata PCIDevice *pci_bridge_get_device(PCIBus *bus)
62783753fdSIsaku Yamahata {
63783753fdSIsaku Yamahata     return bus->parent_dev;
64783753fdSIsaku Yamahata }
65783753fdSIsaku Yamahata 
6668f79994SIsaku Yamahata /* Accessor function to get secondary bus from pci-to-pci bridge device */
6768f79994SIsaku Yamahata PCIBus *pci_bridge_get_sec_bus(PCIBridge *br)
6868f79994SIsaku Yamahata {
6968f79994SIsaku Yamahata     return &br->sec_bus;
7068f79994SIsaku Yamahata }
7168f79994SIsaku Yamahata 
7268f79994SIsaku Yamahata static uint32_t pci_config_get_io_base(const PCIDevice *d,
73783753fdSIsaku Yamahata                                        uint32_t base, uint32_t base_upper16)
74783753fdSIsaku Yamahata {
75783753fdSIsaku Yamahata     uint32_t val;
76783753fdSIsaku Yamahata 
77783753fdSIsaku Yamahata     val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8;
78783753fdSIsaku Yamahata     if (d->config[base] & PCI_IO_RANGE_TYPE_32) {
79783753fdSIsaku Yamahata         val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16;
80783753fdSIsaku Yamahata     }
81783753fdSIsaku Yamahata     return val;
82783753fdSIsaku Yamahata }
83783753fdSIsaku Yamahata 
8468f79994SIsaku Yamahata static pcibus_t pci_config_get_memory_base(const PCIDevice *d, uint32_t base)
85783753fdSIsaku Yamahata {
86783753fdSIsaku Yamahata     return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK)
87783753fdSIsaku Yamahata         << 16;
88783753fdSIsaku Yamahata }
89783753fdSIsaku Yamahata 
9068f79994SIsaku Yamahata static pcibus_t pci_config_get_pref_base(const PCIDevice *d,
91783753fdSIsaku Yamahata                                          uint32_t base, uint32_t upper)
92783753fdSIsaku Yamahata {
93783753fdSIsaku Yamahata     pcibus_t tmp;
94783753fdSIsaku Yamahata     pcibus_t val;
95783753fdSIsaku Yamahata 
96783753fdSIsaku Yamahata     tmp = (pcibus_t)pci_get_word(d->config + base);
97783753fdSIsaku Yamahata     val = (tmp & PCI_PREF_RANGE_MASK) << 16;
98783753fdSIsaku Yamahata     if (tmp & PCI_PREF_RANGE_TYPE_64) {
99783753fdSIsaku Yamahata         val |= (pcibus_t)pci_get_long(d->config + upper) << 32;
100783753fdSIsaku Yamahata     }
101783753fdSIsaku Yamahata     return val;
102783753fdSIsaku Yamahata }
103783753fdSIsaku Yamahata 
10468f79994SIsaku Yamahata /* accessor function to get bridge filtering base address */
10568f79994SIsaku Yamahata pcibus_t pci_bridge_get_base(const PCIDevice *bridge, uint8_t type)
106783753fdSIsaku Yamahata {
107783753fdSIsaku Yamahata     pcibus_t base;
108783753fdSIsaku Yamahata     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
109783753fdSIsaku Yamahata         base = pci_config_get_io_base(bridge,
110783753fdSIsaku Yamahata                                       PCI_IO_BASE, PCI_IO_BASE_UPPER16);
111783753fdSIsaku Yamahata     } else {
112783753fdSIsaku Yamahata         if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
113783753fdSIsaku Yamahata             base = pci_config_get_pref_base(
114783753fdSIsaku Yamahata                 bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32);
115783753fdSIsaku Yamahata         } else {
116783753fdSIsaku Yamahata             base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE);
117783753fdSIsaku Yamahata         }
118783753fdSIsaku Yamahata     }
119783753fdSIsaku Yamahata 
120783753fdSIsaku Yamahata     return base;
121783753fdSIsaku Yamahata }
122783753fdSIsaku Yamahata 
123cb8d4c8fSStefan Weil /* accessor function to get bridge filtering limit */
12468f79994SIsaku Yamahata pcibus_t pci_bridge_get_limit(const PCIDevice *bridge, uint8_t type)
125783753fdSIsaku Yamahata {
126783753fdSIsaku Yamahata     pcibus_t limit;
127783753fdSIsaku Yamahata     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
128783753fdSIsaku Yamahata         limit = pci_config_get_io_base(bridge,
129783753fdSIsaku Yamahata                                       PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16);
130783753fdSIsaku Yamahata         limit |= 0xfff;         /* PCI bridge spec 3.2.5.6. */
131783753fdSIsaku Yamahata     } else {
132783753fdSIsaku Yamahata         if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
133783753fdSIsaku Yamahata             limit = pci_config_get_pref_base(
134783753fdSIsaku Yamahata                 bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32);
135783753fdSIsaku Yamahata         } else {
136783753fdSIsaku Yamahata             limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT);
137783753fdSIsaku Yamahata         }
138783753fdSIsaku Yamahata         limit |= 0xfffff;       /* PCI bridge spec 3.2.5.{1, 8}. */
139783753fdSIsaku Yamahata     }
140783753fdSIsaku Yamahata     return limit;
141783753fdSIsaku Yamahata }
142783753fdSIsaku Yamahata 
1437df32ca0SMichael S. Tsirkin static void pci_bridge_init_alias(PCIBridge *bridge, MemoryRegion *alias,
1447df32ca0SMichael S. Tsirkin                                   uint8_t type, const char *name,
1457df32ca0SMichael S. Tsirkin                                   MemoryRegion *space,
1467df32ca0SMichael S. Tsirkin                                   MemoryRegion *parent_space,
1477df32ca0SMichael S. Tsirkin                                   bool enabled)
1487df32ca0SMichael S. Tsirkin {
149f055e96bSAndreas Färber     PCIDevice *bridge_dev = PCI_DEVICE(bridge);
150f055e96bSAndreas Färber     pcibus_t base = pci_bridge_get_base(bridge_dev, type);
151f055e96bSAndreas Färber     pcibus_t limit = pci_bridge_get_limit(bridge_dev, type);
1527df32ca0SMichael S. Tsirkin     /* TODO: this doesn't handle base = 0 limit = 2^64 - 1 correctly.
1537df32ca0SMichael S. Tsirkin      * Apparently no way to do this with existing memory APIs. */
1547df32ca0SMichael S. Tsirkin     pcibus_t size = enabled && limit >= base ? limit + 1 - base : 0;
1557df32ca0SMichael S. Tsirkin 
15640c5dce9SPaolo Bonzini     memory_region_init_alias(alias, OBJECT(bridge), name, space, base, size);
1577df32ca0SMichael S. Tsirkin     memory_region_add_subregion_overlap(parent_space, base, alias, 1);
1587df32ca0SMichael S. Tsirkin }
1597df32ca0SMichael S. Tsirkin 
160ba7d8515SAlex Williamson static void pci_bridge_init_vga_aliases(PCIBridge *br, PCIBus *parent,
161ba7d8515SAlex Williamson                                         MemoryRegion *alias_vga)
162ba7d8515SAlex Williamson {
163f055e96bSAndreas Färber     PCIDevice *pd = PCI_DEVICE(br);
164f055e96bSAndreas Färber     uint16_t brctl = pci_get_word(pd->config + PCI_BRIDGE_CONTROL);
165ba7d8515SAlex Williamson 
16640c5dce9SPaolo Bonzini     memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_LO], OBJECT(br),
167ba7d8515SAlex Williamson                              "pci_bridge_vga_io_lo", &br->address_space_io,
168ba7d8515SAlex Williamson                              QEMU_PCI_VGA_IO_LO_BASE, QEMU_PCI_VGA_IO_LO_SIZE);
16940c5dce9SPaolo Bonzini     memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_HI], OBJECT(br),
170ba7d8515SAlex Williamson                              "pci_bridge_vga_io_hi", &br->address_space_io,
171ba7d8515SAlex Williamson                              QEMU_PCI_VGA_IO_HI_BASE, QEMU_PCI_VGA_IO_HI_SIZE);
17240c5dce9SPaolo Bonzini     memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_MEM], OBJECT(br),
173ba7d8515SAlex Williamson                              "pci_bridge_vga_mem", &br->address_space_mem,
174ba7d8515SAlex Williamson                              QEMU_PCI_VGA_MEM_BASE, QEMU_PCI_VGA_MEM_SIZE);
175ba7d8515SAlex Williamson 
176ba7d8515SAlex Williamson     if (brctl & PCI_BRIDGE_CTL_VGA) {
177f055e96bSAndreas Färber         pci_register_vga(pd, &alias_vga[QEMU_PCI_VGA_MEM],
178ba7d8515SAlex Williamson                          &alias_vga[QEMU_PCI_VGA_IO_LO],
179ba7d8515SAlex Williamson                          &alias_vga[QEMU_PCI_VGA_IO_HI]);
180ba7d8515SAlex Williamson     }
181ba7d8515SAlex Williamson }
182ba7d8515SAlex Williamson 
183b308c82cSAvi Kivity static PCIBridgeWindows *pci_bridge_region_init(PCIBridge *br)
1847df32ca0SMichael S. Tsirkin {
185f055e96bSAndreas Färber     PCIDevice *pd = PCI_DEVICE(br);
186*fd56e061SDavid Gibson     PCIBus *parent = pci_get_bus(pd);
187b308c82cSAvi Kivity     PCIBridgeWindows *w = g_new(PCIBridgeWindows, 1);
188f055e96bSAndreas Färber     uint16_t cmd = pci_get_word(pd->config + PCI_COMMAND);
1897df32ca0SMichael S. Tsirkin 
190b308c82cSAvi Kivity     pci_bridge_init_alias(br, &w->alias_pref_mem,
1917df32ca0SMichael S. Tsirkin                           PCI_BASE_ADDRESS_MEM_PREFETCH,
1927df32ca0SMichael S. Tsirkin                           "pci_bridge_pref_mem",
193336411caSMichael S. Tsirkin                           &br->address_space_mem,
1947df32ca0SMichael S. Tsirkin                           parent->address_space_mem,
1957df32ca0SMichael S. Tsirkin                           cmd & PCI_COMMAND_MEMORY);
196b308c82cSAvi Kivity     pci_bridge_init_alias(br, &w->alias_mem,
1977df32ca0SMichael S. Tsirkin                           PCI_BASE_ADDRESS_SPACE_MEMORY,
1987df32ca0SMichael S. Tsirkin                           "pci_bridge_mem",
199336411caSMichael S. Tsirkin                           &br->address_space_mem,
2007df32ca0SMichael S. Tsirkin                           parent->address_space_mem,
2017df32ca0SMichael S. Tsirkin                           cmd & PCI_COMMAND_MEMORY);
202b308c82cSAvi Kivity     pci_bridge_init_alias(br, &w->alias_io,
2037df32ca0SMichael S. Tsirkin                           PCI_BASE_ADDRESS_SPACE_IO,
2047df32ca0SMichael S. Tsirkin                           "pci_bridge_io",
205336411caSMichael S. Tsirkin                           &br->address_space_io,
2067df32ca0SMichael S. Tsirkin                           parent->address_space_io,
2077df32ca0SMichael S. Tsirkin                           cmd & PCI_COMMAND_IO);
208ba7d8515SAlex Williamson 
209ba7d8515SAlex Williamson     pci_bridge_init_vga_aliases(br, parent, w->alias_vga);
210b308c82cSAvi Kivity 
211b308c82cSAvi Kivity     return w;
2127df32ca0SMichael S. Tsirkin }
2137df32ca0SMichael S. Tsirkin 
214b308c82cSAvi Kivity static void pci_bridge_region_del(PCIBridge *br, PCIBridgeWindows *w)
2157df32ca0SMichael S. Tsirkin {
216f055e96bSAndreas Färber     PCIDevice *pd = PCI_DEVICE(br);
217*fd56e061SDavid Gibson     PCIBus *parent = pci_get_bus(pd);
218b308c82cSAvi Kivity 
219b308c82cSAvi Kivity     memory_region_del_subregion(parent->address_space_io, &w->alias_io);
220b308c82cSAvi Kivity     memory_region_del_subregion(parent->address_space_mem, &w->alias_mem);
221b308c82cSAvi Kivity     memory_region_del_subregion(parent->address_space_mem, &w->alias_pref_mem);
222f055e96bSAndreas Färber     pci_unregister_vga(pd);
223b308c82cSAvi Kivity }
224b308c82cSAvi Kivity 
225b308c82cSAvi Kivity static void pci_bridge_region_cleanup(PCIBridge *br, PCIBridgeWindows *w)
226b308c82cSAvi Kivity {
2279f6b2f1cSPaolo Bonzini     object_unparent(OBJECT(&w->alias_io));
2289f6b2f1cSPaolo Bonzini     object_unparent(OBJECT(&w->alias_mem));
2299f6b2f1cSPaolo Bonzini     object_unparent(OBJECT(&w->alias_pref_mem));
2309f6b2f1cSPaolo Bonzini     object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_LO]));
2319f6b2f1cSPaolo Bonzini     object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_HI]));
2329f6b2f1cSPaolo Bonzini     object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_MEM]));
233b308c82cSAvi Kivity     g_free(w);
2347df32ca0SMichael S. Tsirkin }
2357df32ca0SMichael S. Tsirkin 
236e78e9ae4SDon Koch void pci_bridge_update_mappings(PCIBridge *br)
2377df32ca0SMichael S. Tsirkin {
238b308c82cSAvi Kivity     PCIBridgeWindows *w = br->windows;
239b308c82cSAvi Kivity 
2407df32ca0SMichael S. Tsirkin     /* Make updates atomic to: handle the case of one VCPU updating the bridge
2417df32ca0SMichael S. Tsirkin      * while another accesses an unaffected region. */
2427df32ca0SMichael S. Tsirkin     memory_region_transaction_begin();
243b308c82cSAvi Kivity     pci_bridge_region_del(br, br->windows);
244b308c82cSAvi Kivity     br->windows = pci_bridge_region_init(br);
2457df32ca0SMichael S. Tsirkin     memory_region_transaction_commit();
246b308c82cSAvi Kivity     pci_bridge_region_cleanup(br, w);
2477df32ca0SMichael S. Tsirkin }
2487df32ca0SMichael S. Tsirkin 
24968f79994SIsaku Yamahata /* default write_config function for PCI-to-PCI bridge */
25068f79994SIsaku Yamahata void pci_bridge_write_config(PCIDevice *d,
251783753fdSIsaku Yamahata                              uint32_t address, uint32_t val, int len)
252783753fdSIsaku Yamahata {
253f055e96bSAndreas Färber     PCIBridge *s = PCI_BRIDGE(d);
254a5fce077SIsaku Yamahata     uint16_t oldctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL);
255a5fce077SIsaku Yamahata     uint16_t newctl;
256a5fce077SIsaku Yamahata 
257783753fdSIsaku Yamahata     pci_default_write_config(d, address, val, len);
258783753fdSIsaku Yamahata 
2597df32ca0SMichael S. Tsirkin     if (ranges_overlap(address, len, PCI_COMMAND, 2) ||
2607df32ca0SMichael S. Tsirkin 
2617df32ca0SMichael S. Tsirkin         /* io base/limit */
262783753fdSIsaku Yamahata         ranges_overlap(address, len, PCI_IO_BASE, 2) ||
263783753fdSIsaku Yamahata 
264783753fdSIsaku Yamahata         /* memory base/limit, prefetchable base/limit and
265783753fdSIsaku Yamahata            io base/limit upper 16 */
266ba7d8515SAlex Williamson         ranges_overlap(address, len, PCI_MEMORY_BASE, 20) ||
267ba7d8515SAlex Williamson 
268ba7d8515SAlex Williamson         /* vga enable */
269ba7d8515SAlex Williamson         ranges_overlap(address, len, PCI_BRIDGE_CONTROL, 2)) {
2707df32ca0SMichael S. Tsirkin         pci_bridge_update_mappings(s);
271783753fdSIsaku Yamahata     }
272a5fce077SIsaku Yamahata 
273a5fce077SIsaku Yamahata     newctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL);
274a5fce077SIsaku Yamahata     if (~oldctl & newctl & PCI_BRIDGE_CTL_BUS_RESET) {
275a5fce077SIsaku Yamahata         /* Trigger hot reset on 0->1 transition. */
27681e3e75bSPaolo Bonzini         qbus_reset_all(&s->sec_bus.qbus);
277a5fce077SIsaku Yamahata     }
278783753fdSIsaku Yamahata }
279783753fdSIsaku Yamahata 
2800208def1SIsaku Yamahata void pci_bridge_disable_base_limit(PCIDevice *dev)
2810208def1SIsaku Yamahata {
2820208def1SIsaku Yamahata     uint8_t *conf = dev->config;
2830208def1SIsaku Yamahata 
2840208def1SIsaku Yamahata     pci_byte_test_and_set_mask(conf + PCI_IO_BASE,
2850208def1SIsaku Yamahata                                PCI_IO_RANGE_MASK & 0xff);
2860208def1SIsaku Yamahata     pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
2870208def1SIsaku Yamahata                                  PCI_IO_RANGE_MASK & 0xff);
2880208def1SIsaku Yamahata     pci_word_test_and_set_mask(conf + PCI_MEMORY_BASE,
2890208def1SIsaku Yamahata                                PCI_MEMORY_RANGE_MASK & 0xffff);
2900208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
2910208def1SIsaku Yamahata                                  PCI_MEMORY_RANGE_MASK & 0xffff);
2920208def1SIsaku Yamahata     pci_word_test_and_set_mask(conf + PCI_PREF_MEMORY_BASE,
2930208def1SIsaku Yamahata                                PCI_PREF_RANGE_MASK & 0xffff);
2940208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
2950208def1SIsaku Yamahata                                  PCI_PREF_RANGE_MASK & 0xffff);
296cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0);
297cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0);
2980208def1SIsaku Yamahata }
2990208def1SIsaku Yamahata 
30068f79994SIsaku Yamahata /* reset bridge specific configuration registers */
301cbd2d434SJan Kiszka void pci_bridge_reset(DeviceState *qdev)
302783753fdSIsaku Yamahata {
303cbd2d434SJan Kiszka     PCIDevice *dev = PCI_DEVICE(qdev);
30468f79994SIsaku Yamahata     uint8_t *conf = dev->config;
305783753fdSIsaku Yamahata 
30668f79994SIsaku Yamahata     conf[PCI_PRIMARY_BUS] = 0;
30768f79994SIsaku Yamahata     conf[PCI_SECONDARY_BUS] = 0;
30868f79994SIsaku Yamahata     conf[PCI_SUBORDINATE_BUS] = 0;
30968f79994SIsaku Yamahata     conf[PCI_SEC_LATENCY_TIMER] = 0;
31068f79994SIsaku Yamahata 
3110208def1SIsaku Yamahata     /*
3120208def1SIsaku Yamahata      * the default values for base/limit registers aren't specified
3130208def1SIsaku Yamahata      * in the PCI-to-PCI-bridge spec. So we don't thouch them here.
3140208def1SIsaku Yamahata      * Each implementation can override it.
3150208def1SIsaku Yamahata      * typical implementation does
3160208def1SIsaku Yamahata      * zero base/limit registers or
3170208def1SIsaku Yamahata      * disable forwarding: pci_bridge_disable_base_limit()
3180208def1SIsaku Yamahata      * If disable forwarding is wanted, call pci_bridge_disable_base_limit()
3190208def1SIsaku Yamahata      * after this function.
3200208def1SIsaku Yamahata      */
3210208def1SIsaku Yamahata     pci_byte_test_and_clear_mask(conf + PCI_IO_BASE,
3220208def1SIsaku Yamahata                                  PCI_IO_RANGE_MASK & 0xff);
3230208def1SIsaku Yamahata     pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
3240208def1SIsaku Yamahata                                  PCI_IO_RANGE_MASK & 0xff);
3250208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_MEMORY_BASE,
3260208def1SIsaku Yamahata                                  PCI_MEMORY_RANGE_MASK & 0xffff);
3270208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
3280208def1SIsaku Yamahata                                  PCI_MEMORY_RANGE_MASK & 0xffff);
3290208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_BASE,
3300208def1SIsaku Yamahata                                  PCI_PREF_RANGE_MASK & 0xffff);
3310208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
3320208def1SIsaku Yamahata                                  PCI_PREF_RANGE_MASK & 0xffff);
333cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0);
334cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0);
33568f79994SIsaku Yamahata 
33668f79994SIsaku Yamahata     pci_set_word(conf + PCI_BRIDGE_CONTROL, 0);
33768f79994SIsaku Yamahata }
33868f79994SIsaku Yamahata 
33968f79994SIsaku Yamahata /* default qdev initialization function for PCI-to-PCI bridge */
3409cfaa007SCao jin void pci_bridge_initfn(PCIDevice *dev, const char *typename)
34168f79994SIsaku Yamahata {
342*fd56e061SDavid Gibson     PCIBus *parent = pci_get_bus(dev);
343f055e96bSAndreas Färber     PCIBridge *br = PCI_BRIDGE(dev);
34468f79994SIsaku Yamahata     PCIBus *sec_bus = &br->sec_bus;
345783753fdSIsaku Yamahata 
34695be1196SMichael S. Tsirkin     pci_word_test_and_set_mask(dev->config + PCI_STATUS,
347783753fdSIsaku Yamahata                                PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
348ba7d8515SAlex Williamson 
349ba7d8515SAlex Williamson     /*
350ba7d8515SAlex Williamson      * TODO: We implement VGA Enable in the Bridge Control Register
351ba7d8515SAlex Williamson      * therefore per the PCI to PCI bridge spec we must also implement
352ba7d8515SAlex Williamson      * VGA Palette Snooping.  When done, set this bit writable:
353ba7d8515SAlex Williamson      *
354ba7d8515SAlex Williamson      * pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND,
355ba7d8515SAlex Williamson      *                            PCI_COMMAND_VGA_PALETTE);
356ba7d8515SAlex Williamson      */
357ba7d8515SAlex Williamson 
358783753fdSIsaku Yamahata     pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI);
359783753fdSIsaku Yamahata     dev->config[PCI_HEADER_TYPE] =
360783753fdSIsaku Yamahata         (dev->config[PCI_HEADER_TYPE] & PCI_HEADER_TYPE_MULTI_FUNCTION) |
361783753fdSIsaku Yamahata         PCI_HEADER_TYPE_BRIDGE;
362783753fdSIsaku Yamahata     pci_set_word(dev->config + PCI_SEC_STATUS,
363783753fdSIsaku Yamahata                  PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
36468f79994SIsaku Yamahata 
3658a3d80faSMichael S. Tsirkin     /*
3668a3d80faSMichael S. Tsirkin      * If we don't specify the name, the bus will be addressed as <id>.0, where
3678a3d80faSMichael S. Tsirkin      * id is the device id.
3688a3d80faSMichael S. Tsirkin      * Since PCI Bridge devices have a single bus each, we don't need the index:
3698a3d80faSMichael S. Tsirkin      * let users address the bus using the device name.
3708a3d80faSMichael S. Tsirkin      */
3718a3d80faSMichael S. Tsirkin     if (!br->bus_name && dev->qdev.id && *dev->qdev.id) {
3728a3d80faSMichael S. Tsirkin 	    br->bus_name = dev->qdev.id;
3738a3d80faSMichael S. Tsirkin     }
3748a3d80faSMichael S. Tsirkin 
375fb17dfe0SAndreas Färber     qbus_create_inplace(sec_bus, sizeof(br->sec_bus), typename, DEVICE(dev),
376fb17dfe0SAndreas Färber                         br->bus_name);
37768f79994SIsaku Yamahata     sec_bus->parent_dev = dev;
378659fefeeSAlex Williamson     sec_bus->map_irq = br->map_irq ? br->map_irq : pci_swizzle_map_irq_fn;
379336411caSMichael S. Tsirkin     sec_bus->address_space_mem = &br->address_space_mem;
380cf252e51SMichael S. Tsirkin     memory_region_init(&br->address_space_mem, OBJECT(br), "pci_bridge_pci", UINT64_MAX);
381336411caSMichael S. Tsirkin     sec_bus->address_space_io = &br->address_space_io;
3829cd1e97aSMark Cave-Ayland     memory_region_init(&br->address_space_io, OBJECT(br), "pci_bridge_io",
3839cd1e97aSMark Cave-Ayland                        UINT32_MAX);
384b308c82cSAvi Kivity     br->windows = pci_bridge_region_init(br);
38568f79994SIsaku Yamahata     QLIST_INIT(&sec_bus->child);
38668f79994SIsaku Yamahata     QLIST_INSERT_HEAD(&parent->child, sec_bus, sibling);
387783753fdSIsaku Yamahata }
388783753fdSIsaku Yamahata 
38968f79994SIsaku Yamahata /* default qdev clean up function for PCI-to-PCI bridge */
390f90c2bcdSAlex Williamson void pci_bridge_exitfn(PCIDevice *pci_dev)
391783753fdSIsaku Yamahata {
392f055e96bSAndreas Färber     PCIBridge *s = PCI_BRIDGE(pci_dev);
39351a92333SIsaku Yamahata     assert(QLIST_EMPTY(&s->sec_bus.child));
39451a92333SIsaku Yamahata     QLIST_REMOVE(&s->sec_bus, sibling);
395b308c82cSAvi Kivity     pci_bridge_region_del(s, s->windows);
396b308c82cSAvi Kivity     pci_bridge_region_cleanup(s, s->windows);
3976780a22cSStefan Hajnoczi     /* object_unparent() is called automatically during device deletion */
398783753fdSIsaku Yamahata }
399783753fdSIsaku Yamahata 
40068f79994SIsaku Yamahata /*
40168f79994SIsaku Yamahata  * before qdev initialization(qdev_init()), this function sets bus_name and
40268f79994SIsaku Yamahata  * map_irq callback which are necessry for pci_bridge_initfn() to
40368f79994SIsaku Yamahata  * initialize bus.
40468f79994SIsaku Yamahata  */
40568f79994SIsaku Yamahata void pci_bridge_map_irq(PCIBridge *br, const char* bus_name,
40668f79994SIsaku Yamahata                         pci_map_irq_fn map_irq)
407783753fdSIsaku Yamahata {
40868f79994SIsaku Yamahata     br->map_irq = map_irq;
40968f79994SIsaku Yamahata     br->bus_name = bus_name;
410783753fdSIsaku Yamahata }
411f055e96bSAndreas Färber 
41270e1ee59SAleksandr Bezzubikov 
41370e1ee59SAleksandr Bezzubikov int pci_bridge_qemu_reserve_cap_init(PCIDevice *dev, int cap_offset,
41470e1ee59SAleksandr Bezzubikov                                      uint32_t bus_reserve, uint64_t io_reserve,
41570e1ee59SAleksandr Bezzubikov                                      uint32_t mem_non_pref_reserve,
41670e1ee59SAleksandr Bezzubikov                                      uint32_t mem_pref_32_reserve,
41770e1ee59SAleksandr Bezzubikov                                      uint64_t mem_pref_64_reserve,
41870e1ee59SAleksandr Bezzubikov                                      Error **errp)
41970e1ee59SAleksandr Bezzubikov {
42070e1ee59SAleksandr Bezzubikov     if (mem_pref_32_reserve != (uint32_t)-1 &&
42170e1ee59SAleksandr Bezzubikov         mem_pref_64_reserve != (uint64_t)-1) {
42270e1ee59SAleksandr Bezzubikov         error_setg(errp,
42370e1ee59SAleksandr Bezzubikov                    "PCI resource reserve cap: PREF32 and PREF64 conflict");
42470e1ee59SAleksandr Bezzubikov         return -EINVAL;
42570e1ee59SAleksandr Bezzubikov     }
42670e1ee59SAleksandr Bezzubikov 
42770e1ee59SAleksandr Bezzubikov     if (bus_reserve == (uint32_t)-1 &&
42870e1ee59SAleksandr Bezzubikov         io_reserve == (uint64_t)-1 &&
42970e1ee59SAleksandr Bezzubikov         mem_non_pref_reserve == (uint32_t)-1 &&
43070e1ee59SAleksandr Bezzubikov         mem_pref_32_reserve == (uint32_t)-1 &&
43170e1ee59SAleksandr Bezzubikov         mem_pref_64_reserve == (uint64_t)-1) {
43270e1ee59SAleksandr Bezzubikov         return 0;
43370e1ee59SAleksandr Bezzubikov     }
43470e1ee59SAleksandr Bezzubikov 
43570e1ee59SAleksandr Bezzubikov     size_t cap_len = sizeof(PCIBridgeQemuCap);
43670e1ee59SAleksandr Bezzubikov     PCIBridgeQemuCap cap = {
43770e1ee59SAleksandr Bezzubikov             .len = cap_len,
43870e1ee59SAleksandr Bezzubikov             .type = REDHAT_PCI_CAP_RESOURCE_RESERVE,
43970e1ee59SAleksandr Bezzubikov             .bus_res = bus_reserve,
44070e1ee59SAleksandr Bezzubikov             .io = io_reserve,
44170e1ee59SAleksandr Bezzubikov             .mem = mem_non_pref_reserve,
44270e1ee59SAleksandr Bezzubikov             .mem_pref_32 = mem_pref_32_reserve,
44370e1ee59SAleksandr Bezzubikov             .mem_pref_64 = mem_pref_64_reserve
44470e1ee59SAleksandr Bezzubikov     };
44570e1ee59SAleksandr Bezzubikov 
44670e1ee59SAleksandr Bezzubikov     int offset = pci_add_capability(dev, PCI_CAP_ID_VNDR,
44770e1ee59SAleksandr Bezzubikov                                     cap_offset, cap_len, errp);
44870e1ee59SAleksandr Bezzubikov     if (offset < 0) {
44970e1ee59SAleksandr Bezzubikov         return offset;
45070e1ee59SAleksandr Bezzubikov     }
45170e1ee59SAleksandr Bezzubikov 
45270e1ee59SAleksandr Bezzubikov     memcpy(dev->config + offset + PCI_CAP_FLAGS,
45370e1ee59SAleksandr Bezzubikov            (char *)&cap + PCI_CAP_FLAGS,
45470e1ee59SAleksandr Bezzubikov            cap_len - PCI_CAP_FLAGS);
45570e1ee59SAleksandr Bezzubikov     return 0;
45670e1ee59SAleksandr Bezzubikov }
45770e1ee59SAleksandr Bezzubikov 
458f055e96bSAndreas Färber static const TypeInfo pci_bridge_type_info = {
459f055e96bSAndreas Färber     .name = TYPE_PCI_BRIDGE,
460f055e96bSAndreas Färber     .parent = TYPE_PCI_DEVICE,
461f055e96bSAndreas Färber     .instance_size = sizeof(PCIBridge),
462f055e96bSAndreas Färber     .abstract = true,
463f055e96bSAndreas Färber };
464f055e96bSAndreas Färber 
465f055e96bSAndreas Färber static void pci_bridge_register_types(void)
466f055e96bSAndreas Färber {
467f055e96bSAndreas Färber     type_register_static(&pci_bridge_type_info);
468f055e96bSAndreas Färber }
469f055e96bSAndreas Färber 
470f055e96bSAndreas Färber type_init(pci_bridge_register_types)
471