1783753fdSIsaku Yamahata /* 2783753fdSIsaku Yamahata * QEMU PCI bus manager 3783753fdSIsaku Yamahata * 4783753fdSIsaku Yamahata * Copyright (c) 2004 Fabrice Bellard 5783753fdSIsaku Yamahata * 6783753fdSIsaku Yamahata * Permission is hereby granted, free of charge, to any person obtaining a copy 7783753fdSIsaku Yamahata * of this software and associated documentation files (the "Software"), to dea 8783753fdSIsaku Yamahata 9783753fdSIsaku Yamahata * in the Software without restriction, including without limitation the rights 10783753fdSIsaku Yamahata * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11783753fdSIsaku Yamahata * copies of the Software, and to permit persons to whom the Software is 12783753fdSIsaku Yamahata * furnished to do so, subject to the following conditions: 13783753fdSIsaku Yamahata * 14783753fdSIsaku Yamahata * The above copyright notice and this permission notice shall be included in 15783753fdSIsaku Yamahata * all copies or substantial portions of the Software. 16783753fdSIsaku Yamahata * 17783753fdSIsaku Yamahata * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18783753fdSIsaku Yamahata * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19783753fdSIsaku Yamahata * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20783753fdSIsaku Yamahata * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21783753fdSIsaku Yamahata * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM 22783753fdSIsaku Yamahata 23783753fdSIsaku Yamahata * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24783753fdSIsaku Yamahata * THE SOFTWARE. 25783753fdSIsaku Yamahata */ 26783753fdSIsaku Yamahata /* 27783753fdSIsaku Yamahata * split out from pci.c 28783753fdSIsaku Yamahata * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp> 29783753fdSIsaku Yamahata * VA Linux Systems Japan K.K. 30783753fdSIsaku Yamahata */ 31783753fdSIsaku Yamahata 3297d5408fSPeter Maydell #include "qemu/osdep.h" 332dc48da2SPhilippe Mathieu-Daudé #include "qemu/units.h" 34c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h" 3506aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h" 360b8fa32fSMarkus Armbruster #include "qemu/module.h" 371de7afc9SPaolo Bonzini #include "qemu/range.h" 389a7c2a59SMao Zhongyi #include "qapi/error.h" 39d78644c7SIgor Mammedov #include "hw/acpi/acpi_aml_interface.h" 406c36ec46SIgor Mammedov #include "hw/acpi/pci.h" 41783753fdSIsaku Yamahata 42f4c817e0SIsaku Yamahata /* PCI bridge subsystem vendor ID helper functions */ 43f4c817e0SIsaku Yamahata #define PCI_SSVID_SIZEOF 8 44f4c817e0SIsaku Yamahata #define PCI_SSVID_SVID 4 45f4c817e0SIsaku Yamahata #define PCI_SSVID_SSID 6 46f4c817e0SIsaku Yamahata 47f4c817e0SIsaku Yamahata int pci_bridge_ssvid_init(PCIDevice *dev, uint8_t offset, 48f8cd1b02SMao Zhongyi uint16_t svid, uint16_t ssid, 49f8cd1b02SMao Zhongyi Error **errp) 50f4c817e0SIsaku Yamahata { 51f4c817e0SIsaku Yamahata int pos; 529a7c2a59SMao Zhongyi 539a7c2a59SMao Zhongyi pos = pci_add_capability(dev, PCI_CAP_ID_SSVID, offset, 54f8cd1b02SMao Zhongyi PCI_SSVID_SIZEOF, errp); 55f4c817e0SIsaku Yamahata if (pos < 0) { 56f4c817e0SIsaku Yamahata return pos; 57f4c817e0SIsaku Yamahata } 58f4c817e0SIsaku Yamahata 59f4c817e0SIsaku Yamahata pci_set_word(dev->config + pos + PCI_SSVID_SVID, svid); 60f4c817e0SIsaku Yamahata pci_set_word(dev->config + pos + PCI_SSVID_SSID, ssid); 61f4c817e0SIsaku Yamahata return pos; 62f4c817e0SIsaku Yamahata } 63f4c817e0SIsaku Yamahata 6468f79994SIsaku Yamahata /* Accessor function to get parent bridge device from pci bus. */ 65783753fdSIsaku Yamahata PCIDevice *pci_bridge_get_device(PCIBus *bus) 66783753fdSIsaku Yamahata { 67783753fdSIsaku Yamahata return bus->parent_dev; 68783753fdSIsaku Yamahata } 69783753fdSIsaku Yamahata 7068f79994SIsaku Yamahata /* Accessor function to get secondary bus from pci-to-pci bridge device */ 7168f79994SIsaku Yamahata PCIBus *pci_bridge_get_sec_bus(PCIBridge *br) 7268f79994SIsaku Yamahata { 7368f79994SIsaku Yamahata return &br->sec_bus; 7468f79994SIsaku Yamahata } 7568f79994SIsaku Yamahata 7668f79994SIsaku Yamahata static uint32_t pci_config_get_io_base(const PCIDevice *d, 77783753fdSIsaku Yamahata uint32_t base, uint32_t base_upper16) 78783753fdSIsaku Yamahata { 79783753fdSIsaku Yamahata uint32_t val; 80783753fdSIsaku Yamahata 81783753fdSIsaku Yamahata val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8; 82783753fdSIsaku Yamahata if (d->config[base] & PCI_IO_RANGE_TYPE_32) { 83783753fdSIsaku Yamahata val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16; 84783753fdSIsaku Yamahata } 85783753fdSIsaku Yamahata return val; 86783753fdSIsaku Yamahata } 87783753fdSIsaku Yamahata 8868f79994SIsaku Yamahata static pcibus_t pci_config_get_memory_base(const PCIDevice *d, uint32_t base) 89783753fdSIsaku Yamahata { 90783753fdSIsaku Yamahata return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK) 91783753fdSIsaku Yamahata << 16; 92783753fdSIsaku Yamahata } 93783753fdSIsaku Yamahata 9468f79994SIsaku Yamahata static pcibus_t pci_config_get_pref_base(const PCIDevice *d, 95783753fdSIsaku Yamahata uint32_t base, uint32_t upper) 96783753fdSIsaku Yamahata { 97783753fdSIsaku Yamahata pcibus_t tmp; 98783753fdSIsaku Yamahata pcibus_t val; 99783753fdSIsaku Yamahata 100783753fdSIsaku Yamahata tmp = (pcibus_t)pci_get_word(d->config + base); 101783753fdSIsaku Yamahata val = (tmp & PCI_PREF_RANGE_MASK) << 16; 102783753fdSIsaku Yamahata if (tmp & PCI_PREF_RANGE_TYPE_64) { 103783753fdSIsaku Yamahata val |= (pcibus_t)pci_get_long(d->config + upper) << 32; 104783753fdSIsaku Yamahata } 105783753fdSIsaku Yamahata return val; 106783753fdSIsaku Yamahata } 107783753fdSIsaku Yamahata 10868f79994SIsaku Yamahata /* accessor function to get bridge filtering base address */ 10968f79994SIsaku Yamahata pcibus_t pci_bridge_get_base(const PCIDevice *bridge, uint8_t type) 110783753fdSIsaku Yamahata { 111783753fdSIsaku Yamahata pcibus_t base; 112783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_SPACE_IO) { 113783753fdSIsaku Yamahata base = pci_config_get_io_base(bridge, 114783753fdSIsaku Yamahata PCI_IO_BASE, PCI_IO_BASE_UPPER16); 115783753fdSIsaku Yamahata } else { 116783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) { 117783753fdSIsaku Yamahata base = pci_config_get_pref_base( 118783753fdSIsaku Yamahata bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32); 119783753fdSIsaku Yamahata } else { 120783753fdSIsaku Yamahata base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE); 121783753fdSIsaku Yamahata } 122783753fdSIsaku Yamahata } 123783753fdSIsaku Yamahata 124783753fdSIsaku Yamahata return base; 125783753fdSIsaku Yamahata } 126783753fdSIsaku Yamahata 127cb8d4c8fSStefan Weil /* accessor function to get bridge filtering limit */ 12868f79994SIsaku Yamahata pcibus_t pci_bridge_get_limit(const PCIDevice *bridge, uint8_t type) 129783753fdSIsaku Yamahata { 130783753fdSIsaku Yamahata pcibus_t limit; 131783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_SPACE_IO) { 132783753fdSIsaku Yamahata limit = pci_config_get_io_base(bridge, 133783753fdSIsaku Yamahata PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16); 134783753fdSIsaku Yamahata limit |= 0xfff; /* PCI bridge spec 3.2.5.6. */ 135783753fdSIsaku Yamahata } else { 136783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) { 137783753fdSIsaku Yamahata limit = pci_config_get_pref_base( 138783753fdSIsaku Yamahata bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32); 139783753fdSIsaku Yamahata } else { 140783753fdSIsaku Yamahata limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT); 141783753fdSIsaku Yamahata } 142783753fdSIsaku Yamahata limit |= 0xfffff; /* PCI bridge spec 3.2.5.{1, 8}. */ 143783753fdSIsaku Yamahata } 144783753fdSIsaku Yamahata return limit; 145783753fdSIsaku Yamahata } 146783753fdSIsaku Yamahata 1477df32ca0SMichael S. Tsirkin static void pci_bridge_init_alias(PCIBridge *bridge, MemoryRegion *alias, 1487df32ca0SMichael S. Tsirkin uint8_t type, const char *name, 1497df32ca0SMichael S. Tsirkin MemoryRegion *space, 1507df32ca0SMichael S. Tsirkin MemoryRegion *parent_space, 1517df32ca0SMichael S. Tsirkin bool enabled) 1527df32ca0SMichael S. Tsirkin { 153f055e96bSAndreas Färber PCIDevice *bridge_dev = PCI_DEVICE(bridge); 154f055e96bSAndreas Färber pcibus_t base = pci_bridge_get_base(bridge_dev, type); 155f055e96bSAndreas Färber pcibus_t limit = pci_bridge_get_limit(bridge_dev, type); 1567df32ca0SMichael S. Tsirkin /* TODO: this doesn't handle base = 0 limit = 2^64 - 1 correctly. 1577df32ca0SMichael S. Tsirkin * Apparently no way to do this with existing memory APIs. */ 1587df32ca0SMichael S. Tsirkin pcibus_t size = enabled && limit >= base ? limit + 1 - base : 0; 1597df32ca0SMichael S. Tsirkin 16040c5dce9SPaolo Bonzini memory_region_init_alias(alias, OBJECT(bridge), name, space, base, size); 1617df32ca0SMichael S. Tsirkin memory_region_add_subregion_overlap(parent_space, base, alias, 1); 1627df32ca0SMichael S. Tsirkin } 1637df32ca0SMichael S. Tsirkin 164ba7d8515SAlex Williamson static void pci_bridge_init_vga_aliases(PCIBridge *br, PCIBus *parent, 165ba7d8515SAlex Williamson MemoryRegion *alias_vga) 166ba7d8515SAlex Williamson { 167f055e96bSAndreas Färber PCIDevice *pd = PCI_DEVICE(br); 168f055e96bSAndreas Färber uint16_t brctl = pci_get_word(pd->config + PCI_BRIDGE_CONTROL); 169ba7d8515SAlex Williamson 17040c5dce9SPaolo Bonzini memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_LO], OBJECT(br), 171ba7d8515SAlex Williamson "pci_bridge_vga_io_lo", &br->address_space_io, 172ba7d8515SAlex Williamson QEMU_PCI_VGA_IO_LO_BASE, QEMU_PCI_VGA_IO_LO_SIZE); 17340c5dce9SPaolo Bonzini memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_HI], OBJECT(br), 174ba7d8515SAlex Williamson "pci_bridge_vga_io_hi", &br->address_space_io, 175ba7d8515SAlex Williamson QEMU_PCI_VGA_IO_HI_BASE, QEMU_PCI_VGA_IO_HI_SIZE); 17640c5dce9SPaolo Bonzini memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_MEM], OBJECT(br), 177ba7d8515SAlex Williamson "pci_bridge_vga_mem", &br->address_space_mem, 178ba7d8515SAlex Williamson QEMU_PCI_VGA_MEM_BASE, QEMU_PCI_VGA_MEM_SIZE); 179ba7d8515SAlex Williamson 180ba7d8515SAlex Williamson if (brctl & PCI_BRIDGE_CTL_VGA) { 181f055e96bSAndreas Färber pci_register_vga(pd, &alias_vga[QEMU_PCI_VGA_MEM], 182ba7d8515SAlex Williamson &alias_vga[QEMU_PCI_VGA_IO_LO], 183ba7d8515SAlex Williamson &alias_vga[QEMU_PCI_VGA_IO_HI]); 184ba7d8515SAlex Williamson } 185ba7d8515SAlex Williamson } 186ba7d8515SAlex Williamson 187*b2999ed8SJonathan Cameron static void pci_bridge_region_init(PCIBridge *br) 1887df32ca0SMichael S. Tsirkin { 189f055e96bSAndreas Färber PCIDevice *pd = PCI_DEVICE(br); 190fd56e061SDavid Gibson PCIBus *parent = pci_get_bus(pd); 191*b2999ed8SJonathan Cameron PCIBridgeWindows *w = &br->windows; 192f055e96bSAndreas Färber uint16_t cmd = pci_get_word(pd->config + PCI_COMMAND); 1937df32ca0SMichael S. Tsirkin 194b308c82cSAvi Kivity pci_bridge_init_alias(br, &w->alias_pref_mem, 1957df32ca0SMichael S. Tsirkin PCI_BASE_ADDRESS_MEM_PREFETCH, 1967df32ca0SMichael S. Tsirkin "pci_bridge_pref_mem", 197336411caSMichael S. Tsirkin &br->address_space_mem, 1987df32ca0SMichael S. Tsirkin parent->address_space_mem, 1997df32ca0SMichael S. Tsirkin cmd & PCI_COMMAND_MEMORY); 200b308c82cSAvi Kivity pci_bridge_init_alias(br, &w->alias_mem, 2017df32ca0SMichael S. Tsirkin PCI_BASE_ADDRESS_SPACE_MEMORY, 2027df32ca0SMichael S. Tsirkin "pci_bridge_mem", 203336411caSMichael S. Tsirkin &br->address_space_mem, 2047df32ca0SMichael S. Tsirkin parent->address_space_mem, 2057df32ca0SMichael S. Tsirkin cmd & PCI_COMMAND_MEMORY); 206b308c82cSAvi Kivity pci_bridge_init_alias(br, &w->alias_io, 2077df32ca0SMichael S. Tsirkin PCI_BASE_ADDRESS_SPACE_IO, 2087df32ca0SMichael S. Tsirkin "pci_bridge_io", 209336411caSMichael S. Tsirkin &br->address_space_io, 2107df32ca0SMichael S. Tsirkin parent->address_space_io, 2117df32ca0SMichael S. Tsirkin cmd & PCI_COMMAND_IO); 212ba7d8515SAlex Williamson 213ba7d8515SAlex Williamson pci_bridge_init_vga_aliases(br, parent, w->alias_vga); 2147df32ca0SMichael S. Tsirkin } 2157df32ca0SMichael S. Tsirkin 216b308c82cSAvi Kivity static void pci_bridge_region_del(PCIBridge *br, PCIBridgeWindows *w) 2177df32ca0SMichael S. Tsirkin { 218f055e96bSAndreas Färber PCIDevice *pd = PCI_DEVICE(br); 219fd56e061SDavid Gibson PCIBus *parent = pci_get_bus(pd); 220b308c82cSAvi Kivity 221b308c82cSAvi Kivity memory_region_del_subregion(parent->address_space_io, &w->alias_io); 222b308c82cSAvi Kivity memory_region_del_subregion(parent->address_space_mem, &w->alias_mem); 223b308c82cSAvi Kivity memory_region_del_subregion(parent->address_space_mem, &w->alias_pref_mem); 224f055e96bSAndreas Färber pci_unregister_vga(pd); 225b308c82cSAvi Kivity } 226b308c82cSAvi Kivity 227b308c82cSAvi Kivity static void pci_bridge_region_cleanup(PCIBridge *br, PCIBridgeWindows *w) 228b308c82cSAvi Kivity { 2299f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_io)); 2309f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_mem)); 2319f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_pref_mem)); 2329f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_LO])); 2339f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_HI])); 2349f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_MEM])); 2357df32ca0SMichael S. Tsirkin } 2367df32ca0SMichael S. Tsirkin 237e78e9ae4SDon Koch void pci_bridge_update_mappings(PCIBridge *br) 2387df32ca0SMichael S. Tsirkin { 239*b2999ed8SJonathan Cameron PCIBridgeWindows *w = &br->windows; 240b308c82cSAvi Kivity 2417df32ca0SMichael S. Tsirkin /* Make updates atomic to: handle the case of one VCPU updating the bridge 2427df32ca0SMichael S. Tsirkin * while another accesses an unaffected region. */ 2437df32ca0SMichael S. Tsirkin memory_region_transaction_begin(); 244*b2999ed8SJonathan Cameron pci_bridge_region_del(br, w); 245e7176cdbSMatthias Weckbecker pci_bridge_region_cleanup(br, w); 246*b2999ed8SJonathan Cameron pci_bridge_region_init(br); 2477df32ca0SMichael S. Tsirkin memory_region_transaction_commit(); 2487df32ca0SMichael S. Tsirkin } 2497df32ca0SMichael S. Tsirkin 25068f79994SIsaku Yamahata /* default write_config function for PCI-to-PCI bridge */ 25168f79994SIsaku Yamahata void pci_bridge_write_config(PCIDevice *d, 252783753fdSIsaku Yamahata uint32_t address, uint32_t val, int len) 253783753fdSIsaku Yamahata { 254f055e96bSAndreas Färber PCIBridge *s = PCI_BRIDGE(d); 255a5fce077SIsaku Yamahata uint16_t oldctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL); 256a5fce077SIsaku Yamahata uint16_t newctl; 257a5fce077SIsaku Yamahata 258783753fdSIsaku Yamahata pci_default_write_config(d, address, val, len); 259783753fdSIsaku Yamahata 2607df32ca0SMichael S. Tsirkin if (ranges_overlap(address, len, PCI_COMMAND, 2) || 2617df32ca0SMichael S. Tsirkin 2627df32ca0SMichael S. Tsirkin /* io base/limit */ 263783753fdSIsaku Yamahata ranges_overlap(address, len, PCI_IO_BASE, 2) || 264783753fdSIsaku Yamahata 265783753fdSIsaku Yamahata /* memory base/limit, prefetchable base/limit and 266783753fdSIsaku Yamahata io base/limit upper 16 */ 267ba7d8515SAlex Williamson ranges_overlap(address, len, PCI_MEMORY_BASE, 20) || 268ba7d8515SAlex Williamson 269ba7d8515SAlex Williamson /* vga enable */ 270ba7d8515SAlex Williamson ranges_overlap(address, len, PCI_BRIDGE_CONTROL, 2)) { 2717df32ca0SMichael S. Tsirkin pci_bridge_update_mappings(s); 272783753fdSIsaku Yamahata } 273a5fce077SIsaku Yamahata 274a5fce077SIsaku Yamahata newctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL); 275a5fce077SIsaku Yamahata if (~oldctl & newctl & PCI_BRIDGE_CTL_BUS_RESET) { 276a5fce077SIsaku Yamahata /* Trigger hot reset on 0->1 transition. */ 27778e4d5cbSPeter Maydell bus_cold_reset(BUS(&s->sec_bus)); 278a5fce077SIsaku Yamahata } 279783753fdSIsaku Yamahata } 280783753fdSIsaku Yamahata 2810208def1SIsaku Yamahata void pci_bridge_disable_base_limit(PCIDevice *dev) 2820208def1SIsaku Yamahata { 2830208def1SIsaku Yamahata uint8_t *conf = dev->config; 2840208def1SIsaku Yamahata 2850208def1SIsaku Yamahata pci_byte_test_and_set_mask(conf + PCI_IO_BASE, 2860208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 2870208def1SIsaku Yamahata pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT, 2880208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 2890208def1SIsaku Yamahata pci_word_test_and_set_mask(conf + PCI_MEMORY_BASE, 2900208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 2910208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT, 2920208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 2930208def1SIsaku Yamahata pci_word_test_and_set_mask(conf + PCI_PREF_MEMORY_BASE, 2940208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 2950208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT, 2960208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 297cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0); 298cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0); 2990208def1SIsaku Yamahata } 3000208def1SIsaku Yamahata 30168f79994SIsaku Yamahata /* reset bridge specific configuration registers */ 302cbd2d434SJan Kiszka void pci_bridge_reset(DeviceState *qdev) 303783753fdSIsaku Yamahata { 304cbd2d434SJan Kiszka PCIDevice *dev = PCI_DEVICE(qdev); 30568f79994SIsaku Yamahata uint8_t *conf = dev->config; 306783753fdSIsaku Yamahata 30768f79994SIsaku Yamahata conf[PCI_PRIMARY_BUS] = 0; 30868f79994SIsaku Yamahata conf[PCI_SECONDARY_BUS] = 0; 30968f79994SIsaku Yamahata conf[PCI_SUBORDINATE_BUS] = 0; 31068f79994SIsaku Yamahata conf[PCI_SEC_LATENCY_TIMER] = 0; 31168f79994SIsaku Yamahata 3120208def1SIsaku Yamahata /* 3130208def1SIsaku Yamahata * the default values for base/limit registers aren't specified 3145892cfc7SMao Zhongyi * in the PCI-to-PCI-bridge spec. So we don't touch them here. 3150208def1SIsaku Yamahata * Each implementation can override it. 3160208def1SIsaku Yamahata * typical implementation does 3170208def1SIsaku Yamahata * zero base/limit registers or 3180208def1SIsaku Yamahata * disable forwarding: pci_bridge_disable_base_limit() 3190208def1SIsaku Yamahata * If disable forwarding is wanted, call pci_bridge_disable_base_limit() 3200208def1SIsaku Yamahata * after this function. 3210208def1SIsaku Yamahata */ 3220208def1SIsaku Yamahata pci_byte_test_and_clear_mask(conf + PCI_IO_BASE, 3230208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 3240208def1SIsaku Yamahata pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT, 3250208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 3260208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_MEMORY_BASE, 3270208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 3280208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT, 3290208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 3300208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_BASE, 3310208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 3320208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT, 3330208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 334cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0); 335cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0); 33668f79994SIsaku Yamahata 33768f79994SIsaku Yamahata pci_set_word(conf + PCI_BRIDGE_CONTROL, 0); 33868f79994SIsaku Yamahata } 33968f79994SIsaku Yamahata 34068f79994SIsaku Yamahata /* default qdev initialization function for PCI-to-PCI bridge */ 3419cfaa007SCao jin void pci_bridge_initfn(PCIDevice *dev, const char *typename) 34268f79994SIsaku Yamahata { 343fd56e061SDavid Gibson PCIBus *parent = pci_get_bus(dev); 344f055e96bSAndreas Färber PCIBridge *br = PCI_BRIDGE(dev); 34568f79994SIsaku Yamahata PCIBus *sec_bus = &br->sec_bus; 346783753fdSIsaku Yamahata 34795be1196SMichael S. Tsirkin pci_word_test_and_set_mask(dev->config + PCI_STATUS, 348783753fdSIsaku Yamahata PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK); 349ba7d8515SAlex Williamson 350ba7d8515SAlex Williamson /* 351ba7d8515SAlex Williamson * TODO: We implement VGA Enable in the Bridge Control Register 352ba7d8515SAlex Williamson * therefore per the PCI to PCI bridge spec we must also implement 353ba7d8515SAlex Williamson * VGA Palette Snooping. When done, set this bit writable: 354ba7d8515SAlex Williamson * 355ba7d8515SAlex Williamson * pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, 356ba7d8515SAlex Williamson * PCI_COMMAND_VGA_PALETTE); 357ba7d8515SAlex Williamson */ 358ba7d8515SAlex Williamson 359783753fdSIsaku Yamahata pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI); 360783753fdSIsaku Yamahata dev->config[PCI_HEADER_TYPE] = 361783753fdSIsaku Yamahata (dev->config[PCI_HEADER_TYPE] & PCI_HEADER_TYPE_MULTI_FUNCTION) | 362783753fdSIsaku Yamahata PCI_HEADER_TYPE_BRIDGE; 363783753fdSIsaku Yamahata pci_set_word(dev->config + PCI_SEC_STATUS, 364783753fdSIsaku Yamahata PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK); 36568f79994SIsaku Yamahata 3668a3d80faSMichael S. Tsirkin /* 3678a3d80faSMichael S. Tsirkin * If we don't specify the name, the bus will be addressed as <id>.0, where 3688a3d80faSMichael S. Tsirkin * id is the device id. 3698a3d80faSMichael S. Tsirkin * Since PCI Bridge devices have a single bus each, we don't need the index: 3708a3d80faSMichael S. Tsirkin * let users address the bus using the device name. 3718a3d80faSMichael S. Tsirkin */ 3728a3d80faSMichael S. Tsirkin if (!br->bus_name && dev->qdev.id && *dev->qdev.id) { 3738a3d80faSMichael S. Tsirkin br->bus_name = dev->qdev.id; 3748a3d80faSMichael S. Tsirkin } 3758a3d80faSMichael S. Tsirkin 376d637e1dcSPeter Maydell qbus_init(sec_bus, sizeof(br->sec_bus), typename, DEVICE(dev), 377fb17dfe0SAndreas Färber br->bus_name); 37868f79994SIsaku Yamahata sec_bus->parent_dev = dev; 379659fefeeSAlex Williamson sec_bus->map_irq = br->map_irq ? br->map_irq : pci_swizzle_map_irq_fn; 380336411caSMichael S. Tsirkin sec_bus->address_space_mem = &br->address_space_mem; 381cf252e51SMichael S. Tsirkin memory_region_init(&br->address_space_mem, OBJECT(br), "pci_bridge_pci", UINT64_MAX); 382336411caSMichael S. Tsirkin sec_bus->address_space_io = &br->address_space_io; 3839cd1e97aSMark Cave-Ayland memory_region_init(&br->address_space_io, OBJECT(br), "pci_bridge_io", 3842dc48da2SPhilippe Mathieu-Daudé 4 * GiB); 385*b2999ed8SJonathan Cameron pci_bridge_region_init(br); 38668f79994SIsaku Yamahata QLIST_INIT(&sec_bus->child); 38768f79994SIsaku Yamahata QLIST_INSERT_HEAD(&parent->child, sec_bus, sibling); 388783753fdSIsaku Yamahata } 389783753fdSIsaku Yamahata 39068f79994SIsaku Yamahata /* default qdev clean up function for PCI-to-PCI bridge */ 391f90c2bcdSAlex Williamson void pci_bridge_exitfn(PCIDevice *pci_dev) 392783753fdSIsaku Yamahata { 393f055e96bSAndreas Färber PCIBridge *s = PCI_BRIDGE(pci_dev); 39451a92333SIsaku Yamahata assert(QLIST_EMPTY(&s->sec_bus.child)); 39551a92333SIsaku Yamahata QLIST_REMOVE(&s->sec_bus, sibling); 396*b2999ed8SJonathan Cameron pci_bridge_region_del(s, &s->windows); 397*b2999ed8SJonathan Cameron pci_bridge_region_cleanup(s, &s->windows); 3986780a22cSStefan Hajnoczi /* object_unparent() is called automatically during device deletion */ 399783753fdSIsaku Yamahata } 400783753fdSIsaku Yamahata 40168f79994SIsaku Yamahata /* 40268f79994SIsaku Yamahata * before qdev initialization(qdev_init()), this function sets bus_name and 403d05eec73SMao Zhongyi * map_irq callback which are necessary for pci_bridge_initfn() to 40468f79994SIsaku Yamahata * initialize bus. 40568f79994SIsaku Yamahata */ 40668f79994SIsaku Yamahata void pci_bridge_map_irq(PCIBridge *br, const char* bus_name, 40768f79994SIsaku Yamahata pci_map_irq_fn map_irq) 408783753fdSIsaku Yamahata { 40968f79994SIsaku Yamahata br->map_irq = map_irq; 41068f79994SIsaku Yamahata br->bus_name = bus_name; 411783753fdSIsaku Yamahata } 412f055e96bSAndreas Färber 41370e1ee59SAleksandr Bezzubikov 41470e1ee59SAleksandr Bezzubikov int pci_bridge_qemu_reserve_cap_init(PCIDevice *dev, int cap_offset, 4159e899399SJing Liu PCIResReserve res_reserve, Error **errp) 41670e1ee59SAleksandr Bezzubikov { 4179e899399SJing Liu if (res_reserve.mem_pref_32 != (uint64_t)-1 && 4189e899399SJing Liu res_reserve.mem_pref_64 != (uint64_t)-1) { 41970e1ee59SAleksandr Bezzubikov error_setg(errp, 42070e1ee59SAleksandr Bezzubikov "PCI resource reserve cap: PREF32 and PREF64 conflict"); 42170e1ee59SAleksandr Bezzubikov return -EINVAL; 42270e1ee59SAleksandr Bezzubikov } 42370e1ee59SAleksandr Bezzubikov 4249e899399SJing Liu if (res_reserve.mem_non_pref != (uint64_t)-1 && 42537e7211cSPhilippe Mathieu-Daudé res_reserve.mem_non_pref >= 4 * GiB) { 426fc67208fSMarcel Apfelbaum error_setg(errp, 427fc67208fSMarcel Apfelbaum "PCI resource reserve cap: mem-reserve must be less than 4G"); 428fc67208fSMarcel Apfelbaum return -EINVAL; 429fc67208fSMarcel Apfelbaum } 430fc67208fSMarcel Apfelbaum 4319e899399SJing Liu if (res_reserve.mem_pref_32 != (uint64_t)-1 && 43237e7211cSPhilippe Mathieu-Daudé res_reserve.mem_pref_32 >= 4 * GiB) { 433fc67208fSMarcel Apfelbaum error_setg(errp, 434fc67208fSMarcel Apfelbaum "PCI resource reserve cap: pref32-reserve must be less than 4G"); 435fc67208fSMarcel Apfelbaum return -EINVAL; 436fc67208fSMarcel Apfelbaum } 437fc67208fSMarcel Apfelbaum 4389e899399SJing Liu if (res_reserve.bus == (uint32_t)-1 && 4399e899399SJing Liu res_reserve.io == (uint64_t)-1 && 4409e899399SJing Liu res_reserve.mem_non_pref == (uint64_t)-1 && 4419e899399SJing Liu res_reserve.mem_pref_32 == (uint64_t)-1 && 4429e899399SJing Liu res_reserve.mem_pref_64 == (uint64_t)-1) { 44370e1ee59SAleksandr Bezzubikov return 0; 44470e1ee59SAleksandr Bezzubikov } 44570e1ee59SAleksandr Bezzubikov 44670e1ee59SAleksandr Bezzubikov size_t cap_len = sizeof(PCIBridgeQemuCap); 44770e1ee59SAleksandr Bezzubikov PCIBridgeQemuCap cap = { 44870e1ee59SAleksandr Bezzubikov .len = cap_len, 44970e1ee59SAleksandr Bezzubikov .type = REDHAT_PCI_CAP_RESOURCE_RESERVE, 4500e464f7dSMichael S. Tsirkin .bus_res = cpu_to_le32(res_reserve.bus), 4510e464f7dSMichael S. Tsirkin .io = cpu_to_le64(res_reserve.io), 4520e464f7dSMichael S. Tsirkin .mem = cpu_to_le32(res_reserve.mem_non_pref), 4530e464f7dSMichael S. Tsirkin .mem_pref_32 = cpu_to_le32(res_reserve.mem_pref_32), 4540e464f7dSMichael S. Tsirkin .mem_pref_64 = cpu_to_le64(res_reserve.mem_pref_64) 45570e1ee59SAleksandr Bezzubikov }; 45670e1ee59SAleksandr Bezzubikov 45770e1ee59SAleksandr Bezzubikov int offset = pci_add_capability(dev, PCI_CAP_ID_VNDR, 45870e1ee59SAleksandr Bezzubikov cap_offset, cap_len, errp); 45970e1ee59SAleksandr Bezzubikov if (offset < 0) { 46070e1ee59SAleksandr Bezzubikov return offset; 46170e1ee59SAleksandr Bezzubikov } 46270e1ee59SAleksandr Bezzubikov 46370e1ee59SAleksandr Bezzubikov memcpy(dev->config + offset + PCI_CAP_FLAGS, 46470e1ee59SAleksandr Bezzubikov (char *)&cap + PCI_CAP_FLAGS, 46570e1ee59SAleksandr Bezzubikov cap_len - PCI_CAP_FLAGS); 46670e1ee59SAleksandr Bezzubikov return 0; 46770e1ee59SAleksandr Bezzubikov } 46870e1ee59SAleksandr Bezzubikov 4696c36ec46SIgor Mammedov static void pci_bridge_class_init(ObjectClass *klass, void *data) 4706c36ec46SIgor Mammedov { 4716c36ec46SIgor Mammedov AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass); 4726c36ec46SIgor Mammedov 4736c36ec46SIgor Mammedov adevc->build_dev_aml = build_pci_bridge_aml; 4746c36ec46SIgor Mammedov } 4756c36ec46SIgor Mammedov 476f055e96bSAndreas Färber static const TypeInfo pci_bridge_type_info = { 477f055e96bSAndreas Färber .name = TYPE_PCI_BRIDGE, 478f055e96bSAndreas Färber .parent = TYPE_PCI_DEVICE, 479f055e96bSAndreas Färber .instance_size = sizeof(PCIBridge), 4806c36ec46SIgor Mammedov .class_init = pci_bridge_class_init, 481f055e96bSAndreas Färber .abstract = true, 482d78644c7SIgor Mammedov .interfaces = (InterfaceInfo[]) { 483d78644c7SIgor Mammedov { TYPE_ACPI_DEV_AML_IF }, 484d78644c7SIgor Mammedov { }, 485d78644c7SIgor Mammedov }, 486f055e96bSAndreas Färber }; 487f055e96bSAndreas Färber 488f055e96bSAndreas Färber static void pci_bridge_register_types(void) 489f055e96bSAndreas Färber { 490f055e96bSAndreas Färber type_register_static(&pci_bridge_type_info); 491f055e96bSAndreas Färber } 492f055e96bSAndreas Färber 493f055e96bSAndreas Färber type_init(pci_bridge_register_types) 494