1783753fdSIsaku Yamahata /* 2783753fdSIsaku Yamahata * QEMU PCI bus manager 3783753fdSIsaku Yamahata * 4783753fdSIsaku Yamahata * Copyright (c) 2004 Fabrice Bellard 5783753fdSIsaku Yamahata * 6783753fdSIsaku Yamahata * Permission is hereby granted, free of charge, to any person obtaining a copy 7783753fdSIsaku Yamahata * of this software and associated documentation files (the "Software"), to dea 8783753fdSIsaku Yamahata 9783753fdSIsaku Yamahata * in the Software without restriction, including without limitation the rights 10783753fdSIsaku Yamahata * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 11783753fdSIsaku Yamahata * copies of the Software, and to permit persons to whom the Software is 12783753fdSIsaku Yamahata * furnished to do so, subject to the following conditions: 13783753fdSIsaku Yamahata * 14783753fdSIsaku Yamahata * The above copyright notice and this permission notice shall be included in 15783753fdSIsaku Yamahata * all copies or substantial portions of the Software. 16783753fdSIsaku Yamahata * 17783753fdSIsaku Yamahata * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 18783753fdSIsaku Yamahata * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 19783753fdSIsaku Yamahata * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 20783753fdSIsaku Yamahata * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 21783753fdSIsaku Yamahata * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM 22783753fdSIsaku Yamahata 23783753fdSIsaku Yamahata * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24783753fdSIsaku Yamahata * THE SOFTWARE. 25783753fdSIsaku Yamahata */ 26783753fdSIsaku Yamahata /* 27783753fdSIsaku Yamahata * split out from pci.c 28783753fdSIsaku Yamahata * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp> 29783753fdSIsaku Yamahata * VA Linux Systems Japan K.K. 30783753fdSIsaku Yamahata */ 31783753fdSIsaku Yamahata 32*97d5408fSPeter Maydell #include "qemu/osdep.h" 33c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h" 3406aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h" 351de7afc9SPaolo Bonzini #include "qemu/range.h" 36783753fdSIsaku Yamahata 37f4c817e0SIsaku Yamahata /* PCI bridge subsystem vendor ID helper functions */ 38f4c817e0SIsaku Yamahata #define PCI_SSVID_SIZEOF 8 39f4c817e0SIsaku Yamahata #define PCI_SSVID_SVID 4 40f4c817e0SIsaku Yamahata #define PCI_SSVID_SSID 6 41f4c817e0SIsaku Yamahata 42f4c817e0SIsaku Yamahata int pci_bridge_ssvid_init(PCIDevice *dev, uint8_t offset, 43f4c817e0SIsaku Yamahata uint16_t svid, uint16_t ssid) 44f4c817e0SIsaku Yamahata { 45f4c817e0SIsaku Yamahata int pos; 46f4c817e0SIsaku Yamahata pos = pci_add_capability(dev, PCI_CAP_ID_SSVID, offset, PCI_SSVID_SIZEOF); 47f4c817e0SIsaku Yamahata if (pos < 0) { 48f4c817e0SIsaku Yamahata return pos; 49f4c817e0SIsaku Yamahata } 50f4c817e0SIsaku Yamahata 51f4c817e0SIsaku Yamahata pci_set_word(dev->config + pos + PCI_SSVID_SVID, svid); 52f4c817e0SIsaku Yamahata pci_set_word(dev->config + pos + PCI_SSVID_SSID, ssid); 53f4c817e0SIsaku Yamahata return pos; 54f4c817e0SIsaku Yamahata } 55f4c817e0SIsaku Yamahata 5668f79994SIsaku Yamahata /* Accessor function to get parent bridge device from pci bus. */ 57783753fdSIsaku Yamahata PCIDevice *pci_bridge_get_device(PCIBus *bus) 58783753fdSIsaku Yamahata { 59783753fdSIsaku Yamahata return bus->parent_dev; 60783753fdSIsaku Yamahata } 61783753fdSIsaku Yamahata 6268f79994SIsaku Yamahata /* Accessor function to get secondary bus from pci-to-pci bridge device */ 6368f79994SIsaku Yamahata PCIBus *pci_bridge_get_sec_bus(PCIBridge *br) 6468f79994SIsaku Yamahata { 6568f79994SIsaku Yamahata return &br->sec_bus; 6668f79994SIsaku Yamahata } 6768f79994SIsaku Yamahata 6868f79994SIsaku Yamahata static uint32_t pci_config_get_io_base(const PCIDevice *d, 69783753fdSIsaku Yamahata uint32_t base, uint32_t base_upper16) 70783753fdSIsaku Yamahata { 71783753fdSIsaku Yamahata uint32_t val; 72783753fdSIsaku Yamahata 73783753fdSIsaku Yamahata val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8; 74783753fdSIsaku Yamahata if (d->config[base] & PCI_IO_RANGE_TYPE_32) { 75783753fdSIsaku Yamahata val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16; 76783753fdSIsaku Yamahata } 77783753fdSIsaku Yamahata return val; 78783753fdSIsaku Yamahata } 79783753fdSIsaku Yamahata 8068f79994SIsaku Yamahata static pcibus_t pci_config_get_memory_base(const PCIDevice *d, uint32_t base) 81783753fdSIsaku Yamahata { 82783753fdSIsaku Yamahata return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK) 83783753fdSIsaku Yamahata << 16; 84783753fdSIsaku Yamahata } 85783753fdSIsaku Yamahata 8668f79994SIsaku Yamahata static pcibus_t pci_config_get_pref_base(const PCIDevice *d, 87783753fdSIsaku Yamahata uint32_t base, uint32_t upper) 88783753fdSIsaku Yamahata { 89783753fdSIsaku Yamahata pcibus_t tmp; 90783753fdSIsaku Yamahata pcibus_t val; 91783753fdSIsaku Yamahata 92783753fdSIsaku Yamahata tmp = (pcibus_t)pci_get_word(d->config + base); 93783753fdSIsaku Yamahata val = (tmp & PCI_PREF_RANGE_MASK) << 16; 94783753fdSIsaku Yamahata if (tmp & PCI_PREF_RANGE_TYPE_64) { 95783753fdSIsaku Yamahata val |= (pcibus_t)pci_get_long(d->config + upper) << 32; 96783753fdSIsaku Yamahata } 97783753fdSIsaku Yamahata return val; 98783753fdSIsaku Yamahata } 99783753fdSIsaku Yamahata 10068f79994SIsaku Yamahata /* accessor function to get bridge filtering base address */ 10168f79994SIsaku Yamahata pcibus_t pci_bridge_get_base(const PCIDevice *bridge, uint8_t type) 102783753fdSIsaku Yamahata { 103783753fdSIsaku Yamahata pcibus_t base; 104783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_SPACE_IO) { 105783753fdSIsaku Yamahata base = pci_config_get_io_base(bridge, 106783753fdSIsaku Yamahata PCI_IO_BASE, PCI_IO_BASE_UPPER16); 107783753fdSIsaku Yamahata } else { 108783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) { 109783753fdSIsaku Yamahata base = pci_config_get_pref_base( 110783753fdSIsaku Yamahata bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32); 111783753fdSIsaku Yamahata } else { 112783753fdSIsaku Yamahata base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE); 113783753fdSIsaku Yamahata } 114783753fdSIsaku Yamahata } 115783753fdSIsaku Yamahata 116783753fdSIsaku Yamahata return base; 117783753fdSIsaku Yamahata } 118783753fdSIsaku Yamahata 11968f79994SIsaku Yamahata /* accessor funciton to get bridge filtering limit */ 12068f79994SIsaku Yamahata pcibus_t pci_bridge_get_limit(const PCIDevice *bridge, uint8_t type) 121783753fdSIsaku Yamahata { 122783753fdSIsaku Yamahata pcibus_t limit; 123783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_SPACE_IO) { 124783753fdSIsaku Yamahata limit = pci_config_get_io_base(bridge, 125783753fdSIsaku Yamahata PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16); 126783753fdSIsaku Yamahata limit |= 0xfff; /* PCI bridge spec 3.2.5.6. */ 127783753fdSIsaku Yamahata } else { 128783753fdSIsaku Yamahata if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) { 129783753fdSIsaku Yamahata limit = pci_config_get_pref_base( 130783753fdSIsaku Yamahata bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32); 131783753fdSIsaku Yamahata } else { 132783753fdSIsaku Yamahata limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT); 133783753fdSIsaku Yamahata } 134783753fdSIsaku Yamahata limit |= 0xfffff; /* PCI bridge spec 3.2.5.{1, 8}. */ 135783753fdSIsaku Yamahata } 136783753fdSIsaku Yamahata return limit; 137783753fdSIsaku Yamahata } 138783753fdSIsaku Yamahata 1397df32ca0SMichael S. Tsirkin static void pci_bridge_init_alias(PCIBridge *bridge, MemoryRegion *alias, 1407df32ca0SMichael S. Tsirkin uint8_t type, const char *name, 1417df32ca0SMichael S. Tsirkin MemoryRegion *space, 1427df32ca0SMichael S. Tsirkin MemoryRegion *parent_space, 1437df32ca0SMichael S. Tsirkin bool enabled) 1447df32ca0SMichael S. Tsirkin { 145f055e96bSAndreas Färber PCIDevice *bridge_dev = PCI_DEVICE(bridge); 146f055e96bSAndreas Färber pcibus_t base = pci_bridge_get_base(bridge_dev, type); 147f055e96bSAndreas Färber pcibus_t limit = pci_bridge_get_limit(bridge_dev, type); 1487df32ca0SMichael S. Tsirkin /* TODO: this doesn't handle base = 0 limit = 2^64 - 1 correctly. 1497df32ca0SMichael S. Tsirkin * Apparently no way to do this with existing memory APIs. */ 1507df32ca0SMichael S. Tsirkin pcibus_t size = enabled && limit >= base ? limit + 1 - base : 0; 1517df32ca0SMichael S. Tsirkin 15240c5dce9SPaolo Bonzini memory_region_init_alias(alias, OBJECT(bridge), name, space, base, size); 1537df32ca0SMichael S. Tsirkin memory_region_add_subregion_overlap(parent_space, base, alias, 1); 1547df32ca0SMichael S. Tsirkin } 1557df32ca0SMichael S. Tsirkin 156ba7d8515SAlex Williamson static void pci_bridge_init_vga_aliases(PCIBridge *br, PCIBus *parent, 157ba7d8515SAlex Williamson MemoryRegion *alias_vga) 158ba7d8515SAlex Williamson { 159f055e96bSAndreas Färber PCIDevice *pd = PCI_DEVICE(br); 160f055e96bSAndreas Färber uint16_t brctl = pci_get_word(pd->config + PCI_BRIDGE_CONTROL); 161ba7d8515SAlex Williamson 16240c5dce9SPaolo Bonzini memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_LO], OBJECT(br), 163ba7d8515SAlex Williamson "pci_bridge_vga_io_lo", &br->address_space_io, 164ba7d8515SAlex Williamson QEMU_PCI_VGA_IO_LO_BASE, QEMU_PCI_VGA_IO_LO_SIZE); 16540c5dce9SPaolo Bonzini memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_HI], OBJECT(br), 166ba7d8515SAlex Williamson "pci_bridge_vga_io_hi", &br->address_space_io, 167ba7d8515SAlex Williamson QEMU_PCI_VGA_IO_HI_BASE, QEMU_PCI_VGA_IO_HI_SIZE); 16840c5dce9SPaolo Bonzini memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_MEM], OBJECT(br), 169ba7d8515SAlex Williamson "pci_bridge_vga_mem", &br->address_space_mem, 170ba7d8515SAlex Williamson QEMU_PCI_VGA_MEM_BASE, QEMU_PCI_VGA_MEM_SIZE); 171ba7d8515SAlex Williamson 172ba7d8515SAlex Williamson if (brctl & PCI_BRIDGE_CTL_VGA) { 173f055e96bSAndreas Färber pci_register_vga(pd, &alias_vga[QEMU_PCI_VGA_MEM], 174ba7d8515SAlex Williamson &alias_vga[QEMU_PCI_VGA_IO_LO], 175ba7d8515SAlex Williamson &alias_vga[QEMU_PCI_VGA_IO_HI]); 176ba7d8515SAlex Williamson } 177ba7d8515SAlex Williamson } 178ba7d8515SAlex Williamson 179b308c82cSAvi Kivity static PCIBridgeWindows *pci_bridge_region_init(PCIBridge *br) 1807df32ca0SMichael S. Tsirkin { 181f055e96bSAndreas Färber PCIDevice *pd = PCI_DEVICE(br); 182f055e96bSAndreas Färber PCIBus *parent = pd->bus; 183b308c82cSAvi Kivity PCIBridgeWindows *w = g_new(PCIBridgeWindows, 1); 184f055e96bSAndreas Färber uint16_t cmd = pci_get_word(pd->config + PCI_COMMAND); 1857df32ca0SMichael S. Tsirkin 186b308c82cSAvi Kivity pci_bridge_init_alias(br, &w->alias_pref_mem, 1877df32ca0SMichael S. Tsirkin PCI_BASE_ADDRESS_MEM_PREFETCH, 1887df32ca0SMichael S. Tsirkin "pci_bridge_pref_mem", 189336411caSMichael S. Tsirkin &br->address_space_mem, 1907df32ca0SMichael S. Tsirkin parent->address_space_mem, 1917df32ca0SMichael S. Tsirkin cmd & PCI_COMMAND_MEMORY); 192b308c82cSAvi Kivity pci_bridge_init_alias(br, &w->alias_mem, 1937df32ca0SMichael S. Tsirkin PCI_BASE_ADDRESS_SPACE_MEMORY, 1947df32ca0SMichael S. Tsirkin "pci_bridge_mem", 195336411caSMichael S. Tsirkin &br->address_space_mem, 1967df32ca0SMichael S. Tsirkin parent->address_space_mem, 1977df32ca0SMichael S. Tsirkin cmd & PCI_COMMAND_MEMORY); 198b308c82cSAvi Kivity pci_bridge_init_alias(br, &w->alias_io, 1997df32ca0SMichael S. Tsirkin PCI_BASE_ADDRESS_SPACE_IO, 2007df32ca0SMichael S. Tsirkin "pci_bridge_io", 201336411caSMichael S. Tsirkin &br->address_space_io, 2027df32ca0SMichael S. Tsirkin parent->address_space_io, 2037df32ca0SMichael S. Tsirkin cmd & PCI_COMMAND_IO); 204ba7d8515SAlex Williamson 205ba7d8515SAlex Williamson pci_bridge_init_vga_aliases(br, parent, w->alias_vga); 206b308c82cSAvi Kivity 207b308c82cSAvi Kivity return w; 2087df32ca0SMichael S. Tsirkin } 2097df32ca0SMichael S. Tsirkin 210b308c82cSAvi Kivity static void pci_bridge_region_del(PCIBridge *br, PCIBridgeWindows *w) 2117df32ca0SMichael S. Tsirkin { 212f055e96bSAndreas Färber PCIDevice *pd = PCI_DEVICE(br); 213f055e96bSAndreas Färber PCIBus *parent = pd->bus; 214b308c82cSAvi Kivity 215b308c82cSAvi Kivity memory_region_del_subregion(parent->address_space_io, &w->alias_io); 216b308c82cSAvi Kivity memory_region_del_subregion(parent->address_space_mem, &w->alias_mem); 217b308c82cSAvi Kivity memory_region_del_subregion(parent->address_space_mem, &w->alias_pref_mem); 218f055e96bSAndreas Färber pci_unregister_vga(pd); 219b308c82cSAvi Kivity } 220b308c82cSAvi Kivity 221b308c82cSAvi Kivity static void pci_bridge_region_cleanup(PCIBridge *br, PCIBridgeWindows *w) 222b308c82cSAvi Kivity { 2239f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_io)); 2249f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_mem)); 2259f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_pref_mem)); 2269f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_LO])); 2279f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_HI])); 2289f6b2f1cSPaolo Bonzini object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_MEM])); 229b308c82cSAvi Kivity g_free(w); 2307df32ca0SMichael S. Tsirkin } 2317df32ca0SMichael S. Tsirkin 232e78e9ae4SDon Koch void pci_bridge_update_mappings(PCIBridge *br) 2337df32ca0SMichael S. Tsirkin { 234b308c82cSAvi Kivity PCIBridgeWindows *w = br->windows; 235b308c82cSAvi Kivity 2367df32ca0SMichael S. Tsirkin /* Make updates atomic to: handle the case of one VCPU updating the bridge 2377df32ca0SMichael S. Tsirkin * while another accesses an unaffected region. */ 2387df32ca0SMichael S. Tsirkin memory_region_transaction_begin(); 239b308c82cSAvi Kivity pci_bridge_region_del(br, br->windows); 240b308c82cSAvi Kivity br->windows = pci_bridge_region_init(br); 2417df32ca0SMichael S. Tsirkin memory_region_transaction_commit(); 242b308c82cSAvi Kivity pci_bridge_region_cleanup(br, w); 2437df32ca0SMichael S. Tsirkin } 2447df32ca0SMichael S. Tsirkin 24568f79994SIsaku Yamahata /* default write_config function for PCI-to-PCI bridge */ 24668f79994SIsaku Yamahata void pci_bridge_write_config(PCIDevice *d, 247783753fdSIsaku Yamahata uint32_t address, uint32_t val, int len) 248783753fdSIsaku Yamahata { 249f055e96bSAndreas Färber PCIBridge *s = PCI_BRIDGE(d); 250a5fce077SIsaku Yamahata uint16_t oldctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL); 251a5fce077SIsaku Yamahata uint16_t newctl; 252a5fce077SIsaku Yamahata 253783753fdSIsaku Yamahata pci_default_write_config(d, address, val, len); 254783753fdSIsaku Yamahata 2557df32ca0SMichael S. Tsirkin if (ranges_overlap(address, len, PCI_COMMAND, 2) || 2567df32ca0SMichael S. Tsirkin 2577df32ca0SMichael S. Tsirkin /* io base/limit */ 258783753fdSIsaku Yamahata ranges_overlap(address, len, PCI_IO_BASE, 2) || 259783753fdSIsaku Yamahata 260783753fdSIsaku Yamahata /* memory base/limit, prefetchable base/limit and 261783753fdSIsaku Yamahata io base/limit upper 16 */ 262ba7d8515SAlex Williamson ranges_overlap(address, len, PCI_MEMORY_BASE, 20) || 263ba7d8515SAlex Williamson 264ba7d8515SAlex Williamson /* vga enable */ 265ba7d8515SAlex Williamson ranges_overlap(address, len, PCI_BRIDGE_CONTROL, 2)) { 2667df32ca0SMichael S. Tsirkin pci_bridge_update_mappings(s); 267783753fdSIsaku Yamahata } 268a5fce077SIsaku Yamahata 269a5fce077SIsaku Yamahata newctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL); 270a5fce077SIsaku Yamahata if (~oldctl & newctl & PCI_BRIDGE_CTL_BUS_RESET) { 271a5fce077SIsaku Yamahata /* Trigger hot reset on 0->1 transition. */ 27281e3e75bSPaolo Bonzini qbus_reset_all(&s->sec_bus.qbus); 273a5fce077SIsaku Yamahata } 274783753fdSIsaku Yamahata } 275783753fdSIsaku Yamahata 2760208def1SIsaku Yamahata void pci_bridge_disable_base_limit(PCIDevice *dev) 2770208def1SIsaku Yamahata { 2780208def1SIsaku Yamahata uint8_t *conf = dev->config; 2790208def1SIsaku Yamahata 2800208def1SIsaku Yamahata pci_byte_test_and_set_mask(conf + PCI_IO_BASE, 2810208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 2820208def1SIsaku Yamahata pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT, 2830208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 2840208def1SIsaku Yamahata pci_word_test_and_set_mask(conf + PCI_MEMORY_BASE, 2850208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 2860208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT, 2870208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 2880208def1SIsaku Yamahata pci_word_test_and_set_mask(conf + PCI_PREF_MEMORY_BASE, 2890208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 2900208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT, 2910208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 292cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0); 293cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0); 2940208def1SIsaku Yamahata } 2950208def1SIsaku Yamahata 29668f79994SIsaku Yamahata /* reset bridge specific configuration registers */ 297cbd2d434SJan Kiszka void pci_bridge_reset(DeviceState *qdev) 298783753fdSIsaku Yamahata { 299cbd2d434SJan Kiszka PCIDevice *dev = PCI_DEVICE(qdev); 30068f79994SIsaku Yamahata uint8_t *conf = dev->config; 301783753fdSIsaku Yamahata 30268f79994SIsaku Yamahata conf[PCI_PRIMARY_BUS] = 0; 30368f79994SIsaku Yamahata conf[PCI_SECONDARY_BUS] = 0; 30468f79994SIsaku Yamahata conf[PCI_SUBORDINATE_BUS] = 0; 30568f79994SIsaku Yamahata conf[PCI_SEC_LATENCY_TIMER] = 0; 30668f79994SIsaku Yamahata 3070208def1SIsaku Yamahata /* 3080208def1SIsaku Yamahata * the default values for base/limit registers aren't specified 3090208def1SIsaku Yamahata * in the PCI-to-PCI-bridge spec. So we don't thouch them here. 3100208def1SIsaku Yamahata * Each implementation can override it. 3110208def1SIsaku Yamahata * typical implementation does 3120208def1SIsaku Yamahata * zero base/limit registers or 3130208def1SIsaku Yamahata * disable forwarding: pci_bridge_disable_base_limit() 3140208def1SIsaku Yamahata * If disable forwarding is wanted, call pci_bridge_disable_base_limit() 3150208def1SIsaku Yamahata * after this function. 3160208def1SIsaku Yamahata */ 3170208def1SIsaku Yamahata pci_byte_test_and_clear_mask(conf + PCI_IO_BASE, 3180208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 3190208def1SIsaku Yamahata pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT, 3200208def1SIsaku Yamahata PCI_IO_RANGE_MASK & 0xff); 3210208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_MEMORY_BASE, 3220208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 3230208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT, 3240208def1SIsaku Yamahata PCI_MEMORY_RANGE_MASK & 0xffff); 3250208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_BASE, 3260208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 3270208def1SIsaku Yamahata pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT, 3280208def1SIsaku Yamahata PCI_PREF_RANGE_MASK & 0xffff); 329cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0); 330cd7898f7SMichael S. Tsirkin pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0); 33168f79994SIsaku Yamahata 33268f79994SIsaku Yamahata pci_set_word(conf + PCI_BRIDGE_CONTROL, 0); 33368f79994SIsaku Yamahata } 33468f79994SIsaku Yamahata 33568f79994SIsaku Yamahata /* default qdev initialization function for PCI-to-PCI bridge */ 33660a0e443SAlex Williamson int pci_bridge_initfn(PCIDevice *dev, const char *typename) 33768f79994SIsaku Yamahata { 33868f79994SIsaku Yamahata PCIBus *parent = dev->bus; 339f055e96bSAndreas Färber PCIBridge *br = PCI_BRIDGE(dev); 34068f79994SIsaku Yamahata PCIBus *sec_bus = &br->sec_bus; 341783753fdSIsaku Yamahata 34295be1196SMichael S. Tsirkin pci_word_test_and_set_mask(dev->config + PCI_STATUS, 343783753fdSIsaku Yamahata PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK); 344ba7d8515SAlex Williamson 345ba7d8515SAlex Williamson /* 346ba7d8515SAlex Williamson * TODO: We implement VGA Enable in the Bridge Control Register 347ba7d8515SAlex Williamson * therefore per the PCI to PCI bridge spec we must also implement 348ba7d8515SAlex Williamson * VGA Palette Snooping. When done, set this bit writable: 349ba7d8515SAlex Williamson * 350ba7d8515SAlex Williamson * pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, 351ba7d8515SAlex Williamson * PCI_COMMAND_VGA_PALETTE); 352ba7d8515SAlex Williamson */ 353ba7d8515SAlex Williamson 354783753fdSIsaku Yamahata pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI); 355783753fdSIsaku Yamahata dev->config[PCI_HEADER_TYPE] = 356783753fdSIsaku Yamahata (dev->config[PCI_HEADER_TYPE] & PCI_HEADER_TYPE_MULTI_FUNCTION) | 357783753fdSIsaku Yamahata PCI_HEADER_TYPE_BRIDGE; 358783753fdSIsaku Yamahata pci_set_word(dev->config + PCI_SEC_STATUS, 359783753fdSIsaku Yamahata PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK); 36068f79994SIsaku Yamahata 3618a3d80faSMichael S. Tsirkin /* 3628a3d80faSMichael S. Tsirkin * If we don't specify the name, the bus will be addressed as <id>.0, where 3638a3d80faSMichael S. Tsirkin * id is the device id. 3648a3d80faSMichael S. Tsirkin * Since PCI Bridge devices have a single bus each, we don't need the index: 3658a3d80faSMichael S. Tsirkin * let users address the bus using the device name. 3668a3d80faSMichael S. Tsirkin */ 3678a3d80faSMichael S. Tsirkin if (!br->bus_name && dev->qdev.id && *dev->qdev.id) { 3688a3d80faSMichael S. Tsirkin br->bus_name = dev->qdev.id; 3698a3d80faSMichael S. Tsirkin } 3708a3d80faSMichael S. Tsirkin 371fb17dfe0SAndreas Färber qbus_create_inplace(sec_bus, sizeof(br->sec_bus), typename, DEVICE(dev), 372fb17dfe0SAndreas Färber br->bus_name); 37368f79994SIsaku Yamahata sec_bus->parent_dev = dev; 374659fefeeSAlex Williamson sec_bus->map_irq = br->map_irq ? br->map_irq : pci_swizzle_map_irq_fn; 375336411caSMichael S. Tsirkin sec_bus->address_space_mem = &br->address_space_mem; 376cf252e51SMichael S. Tsirkin memory_region_init(&br->address_space_mem, OBJECT(br), "pci_bridge_pci", UINT64_MAX); 377336411caSMichael S. Tsirkin sec_bus->address_space_io = &br->address_space_io; 37840c5dce9SPaolo Bonzini memory_region_init(&br->address_space_io, OBJECT(br), "pci_bridge_io", 65536); 379b308c82cSAvi Kivity br->windows = pci_bridge_region_init(br); 38068f79994SIsaku Yamahata QLIST_INIT(&sec_bus->child); 38168f79994SIsaku Yamahata QLIST_INSERT_HEAD(&parent->child, sec_bus, sibling); 382783753fdSIsaku Yamahata return 0; 383783753fdSIsaku Yamahata } 384783753fdSIsaku Yamahata 38568f79994SIsaku Yamahata /* default qdev clean up function for PCI-to-PCI bridge */ 386f90c2bcdSAlex Williamson void pci_bridge_exitfn(PCIDevice *pci_dev) 387783753fdSIsaku Yamahata { 388f055e96bSAndreas Färber PCIBridge *s = PCI_BRIDGE(pci_dev); 38951a92333SIsaku Yamahata assert(QLIST_EMPTY(&s->sec_bus.child)); 39051a92333SIsaku Yamahata QLIST_REMOVE(&s->sec_bus, sibling); 391b308c82cSAvi Kivity pci_bridge_region_del(s, s->windows); 392b308c82cSAvi Kivity pci_bridge_region_cleanup(s, s->windows); 3936780a22cSStefan Hajnoczi /* object_unparent() is called automatically during device deletion */ 394783753fdSIsaku Yamahata } 395783753fdSIsaku Yamahata 39668f79994SIsaku Yamahata /* 39768f79994SIsaku Yamahata * before qdev initialization(qdev_init()), this function sets bus_name and 39868f79994SIsaku Yamahata * map_irq callback which are necessry for pci_bridge_initfn() to 39968f79994SIsaku Yamahata * initialize bus. 40068f79994SIsaku Yamahata */ 40168f79994SIsaku Yamahata void pci_bridge_map_irq(PCIBridge *br, const char* bus_name, 40268f79994SIsaku Yamahata pci_map_irq_fn map_irq) 403783753fdSIsaku Yamahata { 40468f79994SIsaku Yamahata br->map_irq = map_irq; 40568f79994SIsaku Yamahata br->bus_name = bus_name; 406783753fdSIsaku Yamahata } 407f055e96bSAndreas Färber 408f055e96bSAndreas Färber static const TypeInfo pci_bridge_type_info = { 409f055e96bSAndreas Färber .name = TYPE_PCI_BRIDGE, 410f055e96bSAndreas Färber .parent = TYPE_PCI_DEVICE, 411f055e96bSAndreas Färber .instance_size = sizeof(PCIBridge), 412f055e96bSAndreas Färber .abstract = true, 413f055e96bSAndreas Färber }; 414f055e96bSAndreas Färber 415f055e96bSAndreas Färber static void pci_bridge_register_types(void) 416f055e96bSAndreas Färber { 417f055e96bSAndreas Färber type_register_static(&pci_bridge_type_info); 418f055e96bSAndreas Färber } 419f055e96bSAndreas Färber 420f055e96bSAndreas Färber type_init(pci_bridge_register_types) 421