xref: /qemu/hw/pci/pci_bridge.c (revision 81e3e75b6461c53724fe7c7918bc54468fcdaf9d)
1783753fdSIsaku Yamahata /*
2783753fdSIsaku Yamahata  * QEMU PCI bus manager
3783753fdSIsaku Yamahata  *
4783753fdSIsaku Yamahata  * Copyright (c) 2004 Fabrice Bellard
5783753fdSIsaku Yamahata  *
6783753fdSIsaku Yamahata  * Permission is hereby granted, free of charge, to any person obtaining a copy
7783753fdSIsaku Yamahata  * of this software and associated documentation files (the "Software"), to dea
8783753fdSIsaku Yamahata 
9783753fdSIsaku Yamahata  * in the Software without restriction, including without limitation the rights
10783753fdSIsaku Yamahata  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11783753fdSIsaku Yamahata  * copies of the Software, and to permit persons to whom the Software is
12783753fdSIsaku Yamahata  * furnished to do so, subject to the following conditions:
13783753fdSIsaku Yamahata  *
14783753fdSIsaku Yamahata  * The above copyright notice and this permission notice shall be included in
15783753fdSIsaku Yamahata  * all copies or substantial portions of the Software.
16783753fdSIsaku Yamahata  *
17783753fdSIsaku Yamahata  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18783753fdSIsaku Yamahata  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19783753fdSIsaku Yamahata  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20783753fdSIsaku Yamahata  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21783753fdSIsaku Yamahata  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM
22783753fdSIsaku Yamahata 
23783753fdSIsaku Yamahata  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24783753fdSIsaku Yamahata  * THE SOFTWARE.
25783753fdSIsaku Yamahata  */
26783753fdSIsaku Yamahata /*
27783753fdSIsaku Yamahata  * split out from pci.c
28783753fdSIsaku Yamahata  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
29783753fdSIsaku Yamahata  *                    VA Linux Systems Japan K.K.
30783753fdSIsaku Yamahata  */
31783753fdSIsaku Yamahata 
32c759b24fSMichael S. Tsirkin #include "hw/pci/pci_bridge.h"
3306aac7bdSMichael S. Tsirkin #include "hw/pci/pci_bus.h"
341de7afc9SPaolo Bonzini #include "qemu/range.h"
35783753fdSIsaku Yamahata 
36f4c817e0SIsaku Yamahata /* PCI bridge subsystem vendor ID helper functions */
37f4c817e0SIsaku Yamahata #define PCI_SSVID_SIZEOF        8
38f4c817e0SIsaku Yamahata #define PCI_SSVID_SVID          4
39f4c817e0SIsaku Yamahata #define PCI_SSVID_SSID          6
40f4c817e0SIsaku Yamahata 
41f4c817e0SIsaku Yamahata int pci_bridge_ssvid_init(PCIDevice *dev, uint8_t offset,
42f4c817e0SIsaku Yamahata                           uint16_t svid, uint16_t ssid)
43f4c817e0SIsaku Yamahata {
44f4c817e0SIsaku Yamahata     int pos;
45f4c817e0SIsaku Yamahata     pos = pci_add_capability(dev, PCI_CAP_ID_SSVID, offset, PCI_SSVID_SIZEOF);
46f4c817e0SIsaku Yamahata     if (pos < 0) {
47f4c817e0SIsaku Yamahata         return pos;
48f4c817e0SIsaku Yamahata     }
49f4c817e0SIsaku Yamahata 
50f4c817e0SIsaku Yamahata     pci_set_word(dev->config + pos + PCI_SSVID_SVID, svid);
51f4c817e0SIsaku Yamahata     pci_set_word(dev->config + pos + PCI_SSVID_SSID, ssid);
52f4c817e0SIsaku Yamahata     return pos;
53f4c817e0SIsaku Yamahata }
54f4c817e0SIsaku Yamahata 
5568f79994SIsaku Yamahata /* Accessor function to get parent bridge device from pci bus. */
56783753fdSIsaku Yamahata PCIDevice *pci_bridge_get_device(PCIBus *bus)
57783753fdSIsaku Yamahata {
58783753fdSIsaku Yamahata     return bus->parent_dev;
59783753fdSIsaku Yamahata }
60783753fdSIsaku Yamahata 
6168f79994SIsaku Yamahata /* Accessor function to get secondary bus from pci-to-pci bridge device */
6268f79994SIsaku Yamahata PCIBus *pci_bridge_get_sec_bus(PCIBridge *br)
6368f79994SIsaku Yamahata {
6468f79994SIsaku Yamahata     return &br->sec_bus;
6568f79994SIsaku Yamahata }
6668f79994SIsaku Yamahata 
6768f79994SIsaku Yamahata static uint32_t pci_config_get_io_base(const PCIDevice *d,
68783753fdSIsaku Yamahata                                        uint32_t base, uint32_t base_upper16)
69783753fdSIsaku Yamahata {
70783753fdSIsaku Yamahata     uint32_t val;
71783753fdSIsaku Yamahata 
72783753fdSIsaku Yamahata     val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8;
73783753fdSIsaku Yamahata     if (d->config[base] & PCI_IO_RANGE_TYPE_32) {
74783753fdSIsaku Yamahata         val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16;
75783753fdSIsaku Yamahata     }
76783753fdSIsaku Yamahata     return val;
77783753fdSIsaku Yamahata }
78783753fdSIsaku Yamahata 
7968f79994SIsaku Yamahata static pcibus_t pci_config_get_memory_base(const PCIDevice *d, uint32_t base)
80783753fdSIsaku Yamahata {
81783753fdSIsaku Yamahata     return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK)
82783753fdSIsaku Yamahata         << 16;
83783753fdSIsaku Yamahata }
84783753fdSIsaku Yamahata 
8568f79994SIsaku Yamahata static pcibus_t pci_config_get_pref_base(const PCIDevice *d,
86783753fdSIsaku Yamahata                                          uint32_t base, uint32_t upper)
87783753fdSIsaku Yamahata {
88783753fdSIsaku Yamahata     pcibus_t tmp;
89783753fdSIsaku Yamahata     pcibus_t val;
90783753fdSIsaku Yamahata 
91783753fdSIsaku Yamahata     tmp = (pcibus_t)pci_get_word(d->config + base);
92783753fdSIsaku Yamahata     val = (tmp & PCI_PREF_RANGE_MASK) << 16;
93783753fdSIsaku Yamahata     if (tmp & PCI_PREF_RANGE_TYPE_64) {
94783753fdSIsaku Yamahata         val |= (pcibus_t)pci_get_long(d->config + upper) << 32;
95783753fdSIsaku Yamahata     }
96783753fdSIsaku Yamahata     return val;
97783753fdSIsaku Yamahata }
98783753fdSIsaku Yamahata 
9968f79994SIsaku Yamahata /* accessor function to get bridge filtering base address */
10068f79994SIsaku Yamahata pcibus_t pci_bridge_get_base(const PCIDevice *bridge, uint8_t type)
101783753fdSIsaku Yamahata {
102783753fdSIsaku Yamahata     pcibus_t base;
103783753fdSIsaku Yamahata     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
104783753fdSIsaku Yamahata         base = pci_config_get_io_base(bridge,
105783753fdSIsaku Yamahata                                       PCI_IO_BASE, PCI_IO_BASE_UPPER16);
106783753fdSIsaku Yamahata     } else {
107783753fdSIsaku Yamahata         if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
108783753fdSIsaku Yamahata             base = pci_config_get_pref_base(
109783753fdSIsaku Yamahata                 bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32);
110783753fdSIsaku Yamahata         } else {
111783753fdSIsaku Yamahata             base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE);
112783753fdSIsaku Yamahata         }
113783753fdSIsaku Yamahata     }
114783753fdSIsaku Yamahata 
115783753fdSIsaku Yamahata     return base;
116783753fdSIsaku Yamahata }
117783753fdSIsaku Yamahata 
11868f79994SIsaku Yamahata /* accessor funciton to get bridge filtering limit */
11968f79994SIsaku Yamahata pcibus_t pci_bridge_get_limit(const PCIDevice *bridge, uint8_t type)
120783753fdSIsaku Yamahata {
121783753fdSIsaku Yamahata     pcibus_t limit;
122783753fdSIsaku Yamahata     if (type & PCI_BASE_ADDRESS_SPACE_IO) {
123783753fdSIsaku Yamahata         limit = pci_config_get_io_base(bridge,
124783753fdSIsaku Yamahata                                       PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16);
125783753fdSIsaku Yamahata         limit |= 0xfff;         /* PCI bridge spec 3.2.5.6. */
126783753fdSIsaku Yamahata     } else {
127783753fdSIsaku Yamahata         if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
128783753fdSIsaku Yamahata             limit = pci_config_get_pref_base(
129783753fdSIsaku Yamahata                 bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32);
130783753fdSIsaku Yamahata         } else {
131783753fdSIsaku Yamahata             limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT);
132783753fdSIsaku Yamahata         }
133783753fdSIsaku Yamahata         limit |= 0xfffff;       /* PCI bridge spec 3.2.5.{1, 8}. */
134783753fdSIsaku Yamahata     }
135783753fdSIsaku Yamahata     return limit;
136783753fdSIsaku Yamahata }
137783753fdSIsaku Yamahata 
1387df32ca0SMichael S. Tsirkin static void pci_bridge_init_alias(PCIBridge *bridge, MemoryRegion *alias,
1397df32ca0SMichael S. Tsirkin                                   uint8_t type, const char *name,
1407df32ca0SMichael S. Tsirkin                                   MemoryRegion *space,
1417df32ca0SMichael S. Tsirkin                                   MemoryRegion *parent_space,
1427df32ca0SMichael S. Tsirkin                                   bool enabled)
1437df32ca0SMichael S. Tsirkin {
144f055e96bSAndreas Färber     PCIDevice *bridge_dev = PCI_DEVICE(bridge);
145f055e96bSAndreas Färber     pcibus_t base = pci_bridge_get_base(bridge_dev, type);
146f055e96bSAndreas Färber     pcibus_t limit = pci_bridge_get_limit(bridge_dev, type);
1477df32ca0SMichael S. Tsirkin     /* TODO: this doesn't handle base = 0 limit = 2^64 - 1 correctly.
1487df32ca0SMichael S. Tsirkin      * Apparently no way to do this with existing memory APIs. */
1497df32ca0SMichael S. Tsirkin     pcibus_t size = enabled && limit >= base ? limit + 1 - base : 0;
1507df32ca0SMichael S. Tsirkin 
15140c5dce9SPaolo Bonzini     memory_region_init_alias(alias, OBJECT(bridge), name, space, base, size);
1527df32ca0SMichael S. Tsirkin     memory_region_add_subregion_overlap(parent_space, base, alias, 1);
1537df32ca0SMichael S. Tsirkin }
1547df32ca0SMichael S. Tsirkin 
155ba7d8515SAlex Williamson static void pci_bridge_init_vga_aliases(PCIBridge *br, PCIBus *parent,
156ba7d8515SAlex Williamson                                         MemoryRegion *alias_vga)
157ba7d8515SAlex Williamson {
158f055e96bSAndreas Färber     PCIDevice *pd = PCI_DEVICE(br);
159f055e96bSAndreas Färber     uint16_t brctl = pci_get_word(pd->config + PCI_BRIDGE_CONTROL);
160ba7d8515SAlex Williamson 
16140c5dce9SPaolo Bonzini     memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_LO], OBJECT(br),
162ba7d8515SAlex Williamson                              "pci_bridge_vga_io_lo", &br->address_space_io,
163ba7d8515SAlex Williamson                              QEMU_PCI_VGA_IO_LO_BASE, QEMU_PCI_VGA_IO_LO_SIZE);
16440c5dce9SPaolo Bonzini     memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_HI], OBJECT(br),
165ba7d8515SAlex Williamson                              "pci_bridge_vga_io_hi", &br->address_space_io,
166ba7d8515SAlex Williamson                              QEMU_PCI_VGA_IO_HI_BASE, QEMU_PCI_VGA_IO_HI_SIZE);
16740c5dce9SPaolo Bonzini     memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_MEM], OBJECT(br),
168ba7d8515SAlex Williamson                              "pci_bridge_vga_mem", &br->address_space_mem,
169ba7d8515SAlex Williamson                              QEMU_PCI_VGA_MEM_BASE, QEMU_PCI_VGA_MEM_SIZE);
170ba7d8515SAlex Williamson 
171ba7d8515SAlex Williamson     if (brctl & PCI_BRIDGE_CTL_VGA) {
172f055e96bSAndreas Färber         pci_register_vga(pd, &alias_vga[QEMU_PCI_VGA_MEM],
173ba7d8515SAlex Williamson                          &alias_vga[QEMU_PCI_VGA_IO_LO],
174ba7d8515SAlex Williamson                          &alias_vga[QEMU_PCI_VGA_IO_HI]);
175ba7d8515SAlex Williamson     }
176ba7d8515SAlex Williamson }
177ba7d8515SAlex Williamson 
178b308c82cSAvi Kivity static PCIBridgeWindows *pci_bridge_region_init(PCIBridge *br)
1797df32ca0SMichael S. Tsirkin {
180f055e96bSAndreas Färber     PCIDevice *pd = PCI_DEVICE(br);
181f055e96bSAndreas Färber     PCIBus *parent = pd->bus;
182b308c82cSAvi Kivity     PCIBridgeWindows *w = g_new(PCIBridgeWindows, 1);
183f055e96bSAndreas Färber     uint16_t cmd = pci_get_word(pd->config + PCI_COMMAND);
1847df32ca0SMichael S. Tsirkin 
185b308c82cSAvi Kivity     pci_bridge_init_alias(br, &w->alias_pref_mem,
1867df32ca0SMichael S. Tsirkin                           PCI_BASE_ADDRESS_MEM_PREFETCH,
1877df32ca0SMichael S. Tsirkin                           "pci_bridge_pref_mem",
188336411caSMichael S. Tsirkin                           &br->address_space_mem,
1897df32ca0SMichael S. Tsirkin                           parent->address_space_mem,
1907df32ca0SMichael S. Tsirkin                           cmd & PCI_COMMAND_MEMORY);
191b308c82cSAvi Kivity     pci_bridge_init_alias(br, &w->alias_mem,
1927df32ca0SMichael S. Tsirkin                           PCI_BASE_ADDRESS_SPACE_MEMORY,
1937df32ca0SMichael S. Tsirkin                           "pci_bridge_mem",
194336411caSMichael S. Tsirkin                           &br->address_space_mem,
1957df32ca0SMichael S. Tsirkin                           parent->address_space_mem,
1967df32ca0SMichael S. Tsirkin                           cmd & PCI_COMMAND_MEMORY);
197b308c82cSAvi Kivity     pci_bridge_init_alias(br, &w->alias_io,
1987df32ca0SMichael S. Tsirkin                           PCI_BASE_ADDRESS_SPACE_IO,
1997df32ca0SMichael S. Tsirkin                           "pci_bridge_io",
200336411caSMichael S. Tsirkin                           &br->address_space_io,
2017df32ca0SMichael S. Tsirkin                           parent->address_space_io,
2027df32ca0SMichael S. Tsirkin                           cmd & PCI_COMMAND_IO);
203ba7d8515SAlex Williamson 
204ba7d8515SAlex Williamson     pci_bridge_init_vga_aliases(br, parent, w->alias_vga);
205b308c82cSAvi Kivity 
206b308c82cSAvi Kivity     return w;
2077df32ca0SMichael S. Tsirkin }
2087df32ca0SMichael S. Tsirkin 
209b308c82cSAvi Kivity static void pci_bridge_region_del(PCIBridge *br, PCIBridgeWindows *w)
2107df32ca0SMichael S. Tsirkin {
211f055e96bSAndreas Färber     PCIDevice *pd = PCI_DEVICE(br);
212f055e96bSAndreas Färber     PCIBus *parent = pd->bus;
213b308c82cSAvi Kivity 
214b308c82cSAvi Kivity     memory_region_del_subregion(parent->address_space_io, &w->alias_io);
215b308c82cSAvi Kivity     memory_region_del_subregion(parent->address_space_mem, &w->alias_mem);
216b308c82cSAvi Kivity     memory_region_del_subregion(parent->address_space_mem, &w->alias_pref_mem);
217f055e96bSAndreas Färber     pci_unregister_vga(pd);
218b308c82cSAvi Kivity }
219b308c82cSAvi Kivity 
220b308c82cSAvi Kivity static void pci_bridge_region_cleanup(PCIBridge *br, PCIBridgeWindows *w)
221b308c82cSAvi Kivity {
222b308c82cSAvi Kivity     memory_region_destroy(&w->alias_io);
223b308c82cSAvi Kivity     memory_region_destroy(&w->alias_mem);
224b308c82cSAvi Kivity     memory_region_destroy(&w->alias_pref_mem);
225ba7d8515SAlex Williamson     memory_region_destroy(&w->alias_vga[QEMU_PCI_VGA_IO_LO]);
226ba7d8515SAlex Williamson     memory_region_destroy(&w->alias_vga[QEMU_PCI_VGA_IO_HI]);
227ba7d8515SAlex Williamson     memory_region_destroy(&w->alias_vga[QEMU_PCI_VGA_MEM]);
228b308c82cSAvi Kivity     g_free(w);
2297df32ca0SMichael S. Tsirkin }
2307df32ca0SMichael S. Tsirkin 
231e78e9ae4SDon Koch void pci_bridge_update_mappings(PCIBridge *br)
2327df32ca0SMichael S. Tsirkin {
233b308c82cSAvi Kivity     PCIBridgeWindows *w = br->windows;
234b308c82cSAvi Kivity 
2357df32ca0SMichael S. Tsirkin     /* Make updates atomic to: handle the case of one VCPU updating the bridge
2367df32ca0SMichael S. Tsirkin      * while another accesses an unaffected region. */
2377df32ca0SMichael S. Tsirkin     memory_region_transaction_begin();
238b308c82cSAvi Kivity     pci_bridge_region_del(br, br->windows);
239b308c82cSAvi Kivity     br->windows = pci_bridge_region_init(br);
2407df32ca0SMichael S. Tsirkin     memory_region_transaction_commit();
241b308c82cSAvi Kivity     pci_bridge_region_cleanup(br, w);
2427df32ca0SMichael S. Tsirkin }
2437df32ca0SMichael S. Tsirkin 
24468f79994SIsaku Yamahata /* default write_config function for PCI-to-PCI bridge */
24568f79994SIsaku Yamahata void pci_bridge_write_config(PCIDevice *d,
246783753fdSIsaku Yamahata                              uint32_t address, uint32_t val, int len)
247783753fdSIsaku Yamahata {
248f055e96bSAndreas Färber     PCIBridge *s = PCI_BRIDGE(d);
249a5fce077SIsaku Yamahata     uint16_t oldctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL);
250a5fce077SIsaku Yamahata     uint16_t newctl;
251a5fce077SIsaku Yamahata 
252783753fdSIsaku Yamahata     pci_default_write_config(d, address, val, len);
253783753fdSIsaku Yamahata 
2547df32ca0SMichael S. Tsirkin     if (ranges_overlap(address, len, PCI_COMMAND, 2) ||
2557df32ca0SMichael S. Tsirkin 
2567df32ca0SMichael S. Tsirkin         /* io base/limit */
257783753fdSIsaku Yamahata         ranges_overlap(address, len, PCI_IO_BASE, 2) ||
258783753fdSIsaku Yamahata 
259783753fdSIsaku Yamahata         /* memory base/limit, prefetchable base/limit and
260783753fdSIsaku Yamahata            io base/limit upper 16 */
261ba7d8515SAlex Williamson         ranges_overlap(address, len, PCI_MEMORY_BASE, 20) ||
262ba7d8515SAlex Williamson 
263ba7d8515SAlex Williamson         /* vga enable */
264ba7d8515SAlex Williamson         ranges_overlap(address, len, PCI_BRIDGE_CONTROL, 2)) {
2657df32ca0SMichael S. Tsirkin         pci_bridge_update_mappings(s);
266783753fdSIsaku Yamahata     }
267a5fce077SIsaku Yamahata 
268a5fce077SIsaku Yamahata     newctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL);
269a5fce077SIsaku Yamahata     if (~oldctl & newctl & PCI_BRIDGE_CTL_BUS_RESET) {
270a5fce077SIsaku Yamahata         /* Trigger hot reset on 0->1 transition. */
271*81e3e75bSPaolo Bonzini         qbus_reset_all(&s->sec_bus.qbus);
272a5fce077SIsaku Yamahata     }
273783753fdSIsaku Yamahata }
274783753fdSIsaku Yamahata 
2750208def1SIsaku Yamahata void pci_bridge_disable_base_limit(PCIDevice *dev)
2760208def1SIsaku Yamahata {
2770208def1SIsaku Yamahata     uint8_t *conf = dev->config;
2780208def1SIsaku Yamahata 
2790208def1SIsaku Yamahata     pci_byte_test_and_set_mask(conf + PCI_IO_BASE,
2800208def1SIsaku Yamahata                                PCI_IO_RANGE_MASK & 0xff);
2810208def1SIsaku Yamahata     pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
2820208def1SIsaku Yamahata                                  PCI_IO_RANGE_MASK & 0xff);
2830208def1SIsaku Yamahata     pci_word_test_and_set_mask(conf + PCI_MEMORY_BASE,
2840208def1SIsaku Yamahata                                PCI_MEMORY_RANGE_MASK & 0xffff);
2850208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
2860208def1SIsaku Yamahata                                  PCI_MEMORY_RANGE_MASK & 0xffff);
2870208def1SIsaku Yamahata     pci_word_test_and_set_mask(conf + PCI_PREF_MEMORY_BASE,
2880208def1SIsaku Yamahata                                PCI_PREF_RANGE_MASK & 0xffff);
2890208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
2900208def1SIsaku Yamahata                                  PCI_PREF_RANGE_MASK & 0xffff);
291cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0);
292cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0);
2930208def1SIsaku Yamahata }
2940208def1SIsaku Yamahata 
29568f79994SIsaku Yamahata /* reset bridge specific configuration registers */
296cbd2d434SJan Kiszka void pci_bridge_reset(DeviceState *qdev)
297783753fdSIsaku Yamahata {
298cbd2d434SJan Kiszka     PCIDevice *dev = PCI_DEVICE(qdev);
29968f79994SIsaku Yamahata     uint8_t *conf = dev->config;
300783753fdSIsaku Yamahata 
30168f79994SIsaku Yamahata     conf[PCI_PRIMARY_BUS] = 0;
30268f79994SIsaku Yamahata     conf[PCI_SECONDARY_BUS] = 0;
30368f79994SIsaku Yamahata     conf[PCI_SUBORDINATE_BUS] = 0;
30468f79994SIsaku Yamahata     conf[PCI_SEC_LATENCY_TIMER] = 0;
30568f79994SIsaku Yamahata 
3060208def1SIsaku Yamahata     /*
3070208def1SIsaku Yamahata      * the default values for base/limit registers aren't specified
3080208def1SIsaku Yamahata      * in the PCI-to-PCI-bridge spec. So we don't thouch them here.
3090208def1SIsaku Yamahata      * Each implementation can override it.
3100208def1SIsaku Yamahata      * typical implementation does
3110208def1SIsaku Yamahata      * zero base/limit registers or
3120208def1SIsaku Yamahata      * disable forwarding: pci_bridge_disable_base_limit()
3130208def1SIsaku Yamahata      * If disable forwarding is wanted, call pci_bridge_disable_base_limit()
3140208def1SIsaku Yamahata      * after this function.
3150208def1SIsaku Yamahata      */
3160208def1SIsaku Yamahata     pci_byte_test_and_clear_mask(conf + PCI_IO_BASE,
3170208def1SIsaku Yamahata                                  PCI_IO_RANGE_MASK & 0xff);
3180208def1SIsaku Yamahata     pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
3190208def1SIsaku Yamahata                                  PCI_IO_RANGE_MASK & 0xff);
3200208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_MEMORY_BASE,
3210208def1SIsaku Yamahata                                  PCI_MEMORY_RANGE_MASK & 0xffff);
3220208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
3230208def1SIsaku Yamahata                                  PCI_MEMORY_RANGE_MASK & 0xffff);
3240208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_BASE,
3250208def1SIsaku Yamahata                                  PCI_PREF_RANGE_MASK & 0xffff);
3260208def1SIsaku Yamahata     pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
3270208def1SIsaku Yamahata                                  PCI_PREF_RANGE_MASK & 0xffff);
328cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0);
329cd7898f7SMichael S. Tsirkin     pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0);
33068f79994SIsaku Yamahata 
33168f79994SIsaku Yamahata     pci_set_word(conf + PCI_BRIDGE_CONTROL, 0);
33268f79994SIsaku Yamahata }
33368f79994SIsaku Yamahata 
33468f79994SIsaku Yamahata /* default qdev initialization function for PCI-to-PCI bridge */
33560a0e443SAlex Williamson int pci_bridge_initfn(PCIDevice *dev, const char *typename)
33668f79994SIsaku Yamahata {
33768f79994SIsaku Yamahata     PCIBus *parent = dev->bus;
338f055e96bSAndreas Färber     PCIBridge *br = PCI_BRIDGE(dev);
33968f79994SIsaku Yamahata     PCIBus *sec_bus = &br->sec_bus;
340783753fdSIsaku Yamahata 
34195be1196SMichael S. Tsirkin     pci_word_test_and_set_mask(dev->config + PCI_STATUS,
342783753fdSIsaku Yamahata                                PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
343ba7d8515SAlex Williamson 
344ba7d8515SAlex Williamson     /*
345ba7d8515SAlex Williamson      * TODO: We implement VGA Enable in the Bridge Control Register
346ba7d8515SAlex Williamson      * therefore per the PCI to PCI bridge spec we must also implement
347ba7d8515SAlex Williamson      * VGA Palette Snooping.  When done, set this bit writable:
348ba7d8515SAlex Williamson      *
349ba7d8515SAlex Williamson      * pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND,
350ba7d8515SAlex Williamson      *                            PCI_COMMAND_VGA_PALETTE);
351ba7d8515SAlex Williamson      */
352ba7d8515SAlex Williamson 
353783753fdSIsaku Yamahata     pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI);
354783753fdSIsaku Yamahata     dev->config[PCI_HEADER_TYPE] =
355783753fdSIsaku Yamahata         (dev->config[PCI_HEADER_TYPE] & PCI_HEADER_TYPE_MULTI_FUNCTION) |
356783753fdSIsaku Yamahata         PCI_HEADER_TYPE_BRIDGE;
357783753fdSIsaku Yamahata     pci_set_word(dev->config + PCI_SEC_STATUS,
358783753fdSIsaku Yamahata                  PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
35968f79994SIsaku Yamahata 
3608a3d80faSMichael S. Tsirkin     /*
3618a3d80faSMichael S. Tsirkin      * If we don't specify the name, the bus will be addressed as <id>.0, where
3628a3d80faSMichael S. Tsirkin      * id is the device id.
3638a3d80faSMichael S. Tsirkin      * Since PCI Bridge devices have a single bus each, we don't need the index:
3648a3d80faSMichael S. Tsirkin      * let users address the bus using the device name.
3658a3d80faSMichael S. Tsirkin      */
3668a3d80faSMichael S. Tsirkin     if (!br->bus_name && dev->qdev.id && *dev->qdev.id) {
3678a3d80faSMichael S. Tsirkin 	    br->bus_name = dev->qdev.id;
3688a3d80faSMichael S. Tsirkin     }
3698a3d80faSMichael S. Tsirkin 
370fb17dfe0SAndreas Färber     qbus_create_inplace(sec_bus, sizeof(br->sec_bus), typename, DEVICE(dev),
371fb17dfe0SAndreas Färber                         br->bus_name);
37268f79994SIsaku Yamahata     sec_bus->parent_dev = dev;
373659fefeeSAlex Williamson     sec_bus->map_irq = br->map_irq ? br->map_irq : pci_swizzle_map_irq_fn;
374336411caSMichael S. Tsirkin     sec_bus->address_space_mem = &br->address_space_mem;
375cf252e51SMichael S. Tsirkin     memory_region_init(&br->address_space_mem, OBJECT(br), "pci_bridge_pci", UINT64_MAX);
376336411caSMichael S. Tsirkin     sec_bus->address_space_io = &br->address_space_io;
37740c5dce9SPaolo Bonzini     memory_region_init(&br->address_space_io, OBJECT(br), "pci_bridge_io", 65536);
378b308c82cSAvi Kivity     br->windows = pci_bridge_region_init(br);
37968f79994SIsaku Yamahata     QLIST_INIT(&sec_bus->child);
38068f79994SIsaku Yamahata     QLIST_INSERT_HEAD(&parent->child, sec_bus, sibling);
381783753fdSIsaku Yamahata     return 0;
382783753fdSIsaku Yamahata }
383783753fdSIsaku Yamahata 
38468f79994SIsaku Yamahata /* default qdev clean up function for PCI-to-PCI bridge */
385f90c2bcdSAlex Williamson void pci_bridge_exitfn(PCIDevice *pci_dev)
386783753fdSIsaku Yamahata {
387f055e96bSAndreas Färber     PCIBridge *s = PCI_BRIDGE(pci_dev);
38851a92333SIsaku Yamahata     assert(QLIST_EMPTY(&s->sec_bus.child));
38951a92333SIsaku Yamahata     QLIST_REMOVE(&s->sec_bus, sibling);
390b308c82cSAvi Kivity     pci_bridge_region_del(s, s->windows);
391b308c82cSAvi Kivity     pci_bridge_region_cleanup(s, s->windows);
392336411caSMichael S. Tsirkin     memory_region_destroy(&s->address_space_mem);
393336411caSMichael S. Tsirkin     memory_region_destroy(&s->address_space_io);
39402a5c4c9SStefan Hajnoczi     /* qbus_free() is called automatically during device deletion */
395783753fdSIsaku Yamahata }
396783753fdSIsaku Yamahata 
39768f79994SIsaku Yamahata /*
39868f79994SIsaku Yamahata  * before qdev initialization(qdev_init()), this function sets bus_name and
39968f79994SIsaku Yamahata  * map_irq callback which are necessry for pci_bridge_initfn() to
40068f79994SIsaku Yamahata  * initialize bus.
40168f79994SIsaku Yamahata  */
40268f79994SIsaku Yamahata void pci_bridge_map_irq(PCIBridge *br, const char* bus_name,
40368f79994SIsaku Yamahata                         pci_map_irq_fn map_irq)
404783753fdSIsaku Yamahata {
40568f79994SIsaku Yamahata     br->map_irq = map_irq;
40668f79994SIsaku Yamahata     br->bus_name = bus_name;
407783753fdSIsaku Yamahata }
408f055e96bSAndreas Färber 
409f055e96bSAndreas Färber static const TypeInfo pci_bridge_type_info = {
410f055e96bSAndreas Färber     .name = TYPE_PCI_BRIDGE,
411f055e96bSAndreas Färber     .parent = TYPE_PCI_DEVICE,
412f055e96bSAndreas Färber     .instance_size = sizeof(PCIBridge),
413f055e96bSAndreas Färber     .abstract = true,
414f055e96bSAndreas Färber };
415f055e96bSAndreas Färber 
416f055e96bSAndreas Färber static void pci_bridge_register_types(void)
417f055e96bSAndreas Färber {
418f055e96bSAndreas Färber     type_register_static(&pci_bridge_type_info);
419f055e96bSAndreas Färber }
420f055e96bSAndreas Färber 
421f055e96bSAndreas Färber type_init(pci_bridge_register_types)
422