102eb84d0SMichael S. Tsirkin /* 202eb84d0SMichael S. Tsirkin * MSI-X device support 302eb84d0SMichael S. Tsirkin * 402eb84d0SMichael S. Tsirkin * This module includes support for MSI-X in pci devices. 502eb84d0SMichael S. Tsirkin * 602eb84d0SMichael S. Tsirkin * Author: Michael S. Tsirkin <mst@redhat.com> 702eb84d0SMichael S. Tsirkin * 802eb84d0SMichael S. Tsirkin * Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin (mst@redhat.com) 902eb84d0SMichael S. Tsirkin * 1002eb84d0SMichael S. Tsirkin * This work is licensed under the terms of the GNU GPL, version 2. See 1102eb84d0SMichael S. Tsirkin * the COPYING file in the top-level directory. 126b620ca3SPaolo Bonzini * 136b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 146b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 1502eb84d0SMichael S. Tsirkin */ 1602eb84d0SMichael S. Tsirkin 1797d5408fSPeter Maydell #include "qemu/osdep.h" 18c759b24fSMichael S. Tsirkin #include "hw/hw.h" 19c759b24fSMichael S. Tsirkin #include "hw/pci/msi.h" 20c759b24fSMichael S. Tsirkin #include "hw/pci/msix.h" 21c759b24fSMichael S. Tsirkin #include "hw/pci/pci.h" 22428c3eceSStefano Stabellini #include "hw/xen/xen.h" 231de7afc9SPaolo Bonzini #include "qemu/range.h" 2402eb84d0SMichael S. Tsirkin 2502eb84d0SMichael S. Tsirkin #define MSIX_CAP_LENGTH 12 2602eb84d0SMichael S. Tsirkin 272760952bSMichael S. Tsirkin /* MSI enable bit and maskall bit are in byte 1 in FLAGS register */ 282760952bSMichael S. Tsirkin #define MSIX_CONTROL_OFFSET (PCI_MSIX_FLAGS + 1) 2902eb84d0SMichael S. Tsirkin #define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8) 305b5cb086SMichael S. Tsirkin #define MSIX_MASKALL_MASK (PCI_MSIX_FLAGS_MASKALL >> 8) 3102eb84d0SMichael S. Tsirkin 324c93bfa9SMichael S. Tsirkin MSIMessage msix_get_message(PCIDevice *dev, unsigned vector) 33bc4caf49SJan Kiszka { 34d35e428cSAlex Williamson uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE; 35bc4caf49SJan Kiszka MSIMessage msg; 36bc4caf49SJan Kiszka 37bc4caf49SJan Kiszka msg.address = pci_get_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR); 38bc4caf49SJan Kiszka msg.data = pci_get_long(table_entry + PCI_MSIX_ENTRY_DATA); 39bc4caf49SJan Kiszka return msg; 40bc4caf49SJan Kiszka } 4102eb84d0SMichael S. Tsirkin 42932d4a42SAlexey Kardashevskiy /* 43932d4a42SAlexey Kardashevskiy * Special API for POWER to configure the vectors through 44932d4a42SAlexey Kardashevskiy * a side channel. Should never be used by devices. 45932d4a42SAlexey Kardashevskiy */ 46932d4a42SAlexey Kardashevskiy void msix_set_message(PCIDevice *dev, int vector, struct MSIMessage msg) 47932d4a42SAlexey Kardashevskiy { 48932d4a42SAlexey Kardashevskiy uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE; 49932d4a42SAlexey Kardashevskiy 50932d4a42SAlexey Kardashevskiy pci_set_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR, msg.address); 51932d4a42SAlexey Kardashevskiy pci_set_long(table_entry + PCI_MSIX_ENTRY_DATA, msg.data); 52932d4a42SAlexey Kardashevskiy table_entry[PCI_MSIX_ENTRY_VECTOR_CTRL] &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT; 53932d4a42SAlexey Kardashevskiy } 54932d4a42SAlexey Kardashevskiy 5502eb84d0SMichael S. Tsirkin static uint8_t msix_pending_mask(int vector) 5602eb84d0SMichael S. Tsirkin { 5702eb84d0SMichael S. Tsirkin return 1 << (vector % 8); 5802eb84d0SMichael S. Tsirkin } 5902eb84d0SMichael S. Tsirkin 6002eb84d0SMichael S. Tsirkin static uint8_t *msix_pending_byte(PCIDevice *dev, int vector) 6102eb84d0SMichael S. Tsirkin { 62d35e428cSAlex Williamson return dev->msix_pba + vector / 8; 6302eb84d0SMichael S. Tsirkin } 6402eb84d0SMichael S. Tsirkin 6502eb84d0SMichael S. Tsirkin static int msix_is_pending(PCIDevice *dev, int vector) 6602eb84d0SMichael S. Tsirkin { 6702eb84d0SMichael S. Tsirkin return *msix_pending_byte(dev, vector) & msix_pending_mask(vector); 6802eb84d0SMichael S. Tsirkin } 6902eb84d0SMichael S. Tsirkin 7070f8ee39SMichael S. Tsirkin void msix_set_pending(PCIDevice *dev, unsigned int vector) 7102eb84d0SMichael S. Tsirkin { 7202eb84d0SMichael S. Tsirkin *msix_pending_byte(dev, vector) |= msix_pending_mask(vector); 7302eb84d0SMichael S. Tsirkin } 7402eb84d0SMichael S. Tsirkin 7502eb84d0SMichael S. Tsirkin static void msix_clr_pending(PCIDevice *dev, int vector) 7602eb84d0SMichael S. Tsirkin { 7702eb84d0SMichael S. Tsirkin *msix_pending_byte(dev, vector) &= ~msix_pending_mask(vector); 7802eb84d0SMichael S. Tsirkin } 7902eb84d0SMichael S. Tsirkin 8070f8ee39SMichael S. Tsirkin static bool msix_vector_masked(PCIDevice *dev, unsigned int vector, bool fmask) 8102eb84d0SMichael S. Tsirkin { 82428c3eceSStefano Stabellini unsigned offset = vector * PCI_MSIX_ENTRY_SIZE; 83e1e4bf22SMichael S. Tsirkin uint8_t *data = &dev->msix_table[offset + PCI_MSIX_ENTRY_DATA]; 84428c3eceSStefano Stabellini /* MSIs on Xen can be remapped into pirqs. In those cases, masking 85428c3eceSStefano Stabellini * and unmasking go through the PV evtchn path. */ 86e1e4bf22SMichael S. Tsirkin if (xen_enabled() && xen_is_pirq_msi(pci_get_long(data))) { 87428c3eceSStefano Stabellini return false; 88428c3eceSStefano Stabellini } 89428c3eceSStefano Stabellini return fmask || dev->msix_table[offset + PCI_MSIX_ENTRY_VECTOR_CTRL] & 90428c3eceSStefano Stabellini PCI_MSIX_ENTRY_CTRL_MASKBIT; 915b5cb086SMichael S. Tsirkin } 925b5cb086SMichael S. Tsirkin 9370f8ee39SMichael S. Tsirkin bool msix_is_masked(PCIDevice *dev, unsigned int vector) 945b5cb086SMichael S. Tsirkin { 95ae392c41SMichael S. Tsirkin return msix_vector_masked(dev, vector, dev->msix_function_masked); 96ae392c41SMichael S. Tsirkin } 97ae392c41SMichael S. Tsirkin 982cdfe53cSJan Kiszka static void msix_fire_vector_notifier(PCIDevice *dev, 992cdfe53cSJan Kiszka unsigned int vector, bool is_masked) 1002cdfe53cSJan Kiszka { 1012cdfe53cSJan Kiszka MSIMessage msg; 1022cdfe53cSJan Kiszka int ret; 1032cdfe53cSJan Kiszka 1042cdfe53cSJan Kiszka if (!dev->msix_vector_use_notifier) { 1052cdfe53cSJan Kiszka return; 1062cdfe53cSJan Kiszka } 1072cdfe53cSJan Kiszka if (is_masked) { 1082cdfe53cSJan Kiszka dev->msix_vector_release_notifier(dev, vector); 1092cdfe53cSJan Kiszka } else { 1102cdfe53cSJan Kiszka msg = msix_get_message(dev, vector); 1112cdfe53cSJan Kiszka ret = dev->msix_vector_use_notifier(dev, vector, msg); 1122cdfe53cSJan Kiszka assert(ret >= 0); 1132cdfe53cSJan Kiszka } 1142cdfe53cSJan Kiszka } 1152cdfe53cSJan Kiszka 116ae392c41SMichael S. Tsirkin static void msix_handle_mask_update(PCIDevice *dev, int vector, bool was_masked) 117ae392c41SMichael S. Tsirkin { 118ae392c41SMichael S. Tsirkin bool is_masked = msix_is_masked(dev, vector); 1192cdfe53cSJan Kiszka 120ae392c41SMichael S. Tsirkin if (is_masked == was_masked) { 121ae392c41SMichael S. Tsirkin return; 122ae392c41SMichael S. Tsirkin } 123ae392c41SMichael S. Tsirkin 1242cdfe53cSJan Kiszka msix_fire_vector_notifier(dev, vector, is_masked); 1252cdfe53cSJan Kiszka 126ae392c41SMichael S. Tsirkin if (!is_masked && msix_is_pending(dev, vector)) { 1275b5cb086SMichael S. Tsirkin msix_clr_pending(dev, vector); 1285b5cb086SMichael S. Tsirkin msix_notify(dev, vector); 1295b5cb086SMichael S. Tsirkin } 1305b5cb086SMichael S. Tsirkin } 1315b5cb086SMichael S. Tsirkin 13250322249SMichael S. Tsirkin static void msix_update_function_masked(PCIDevice *dev) 13350322249SMichael S. Tsirkin { 13450322249SMichael S. Tsirkin dev->msix_function_masked = !msix_enabled(dev) || 13550322249SMichael S. Tsirkin (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & MSIX_MASKALL_MASK); 13650322249SMichael S. Tsirkin } 13750322249SMichael S. Tsirkin 1385b5cb086SMichael S. Tsirkin /* Handle MSI-X capability config write. */ 1395b5cb086SMichael S. Tsirkin void msix_write_config(PCIDevice *dev, uint32_t addr, 1405b5cb086SMichael S. Tsirkin uint32_t val, int len) 1415b5cb086SMichael S. Tsirkin { 1425b5cb086SMichael S. Tsirkin unsigned enable_pos = dev->msix_cap + MSIX_CONTROL_OFFSET; 1435b5cb086SMichael S. Tsirkin int vector; 14450322249SMichael S. Tsirkin bool was_masked; 1455b5cb086SMichael S. Tsirkin 1467c9958b0SJan Kiszka if (!msix_present(dev) || !range_covers_byte(addr, len, enable_pos)) { 1475b5cb086SMichael S. Tsirkin return; 1485b5cb086SMichael S. Tsirkin } 1495b5cb086SMichael S. Tsirkin 15050322249SMichael S. Tsirkin was_masked = dev->msix_function_masked; 15150322249SMichael S. Tsirkin msix_update_function_masked(dev); 15250322249SMichael S. Tsirkin 1535b5cb086SMichael S. Tsirkin if (!msix_enabled(dev)) { 1545b5cb086SMichael S. Tsirkin return; 1555b5cb086SMichael S. Tsirkin } 1565b5cb086SMichael S. Tsirkin 157e407bf13SIsaku Yamahata pci_device_deassert_intx(dev); 1585b5cb086SMichael S. Tsirkin 15950322249SMichael S. Tsirkin if (dev->msix_function_masked == was_masked) { 1605b5cb086SMichael S. Tsirkin return; 1615b5cb086SMichael S. Tsirkin } 1625b5cb086SMichael S. Tsirkin 1635b5cb086SMichael S. Tsirkin for (vector = 0; vector < dev->msix_entries_nr; ++vector) { 164ae392c41SMichael S. Tsirkin msix_handle_mask_update(dev, vector, 165ae392c41SMichael S. Tsirkin msix_vector_masked(dev, vector, was_masked)); 1665b5cb086SMichael S. Tsirkin } 16702eb84d0SMichael S. Tsirkin } 16802eb84d0SMichael S. Tsirkin 169a8170e5eSAvi Kivity static uint64_t msix_table_mmio_read(void *opaque, hwaddr addr, 170eebcb0a7SAlex Williamson unsigned size) 171eebcb0a7SAlex Williamson { 172eebcb0a7SAlex Williamson PCIDevice *dev = opaque; 173eebcb0a7SAlex Williamson 174d35e428cSAlex Williamson return pci_get_long(dev->msix_table + addr); 175eebcb0a7SAlex Williamson } 176eebcb0a7SAlex Williamson 177a8170e5eSAvi Kivity static void msix_table_mmio_write(void *opaque, hwaddr addr, 17895524ae8SAvi Kivity uint64_t val, unsigned size) 17902eb84d0SMichael S. Tsirkin { 18002eb84d0SMichael S. Tsirkin PCIDevice *dev = opaque; 181d35e428cSAlex Williamson int vector = addr / PCI_MSIX_ENTRY_SIZE; 182ae392c41SMichael S. Tsirkin bool was_masked; 1839a93b617SMichael S. Tsirkin 184ae392c41SMichael S. Tsirkin was_masked = msix_is_masked(dev, vector); 185d35e428cSAlex Williamson pci_set_long(dev->msix_table + addr, val); 186ae392c41SMichael S. Tsirkin msix_handle_mask_update(dev, vector, was_masked); 18702eb84d0SMichael S. Tsirkin } 18802eb84d0SMichael S. Tsirkin 189d35e428cSAlex Williamson static const MemoryRegionOps msix_table_mmio_ops = { 190d35e428cSAlex Williamson .read = msix_table_mmio_read, 191d35e428cSAlex Williamson .write = msix_table_mmio_write, 19268d1e1f5SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN, 193d35e428cSAlex Williamson .valid = { 194d35e428cSAlex Williamson .min_access_size = 4, 195d35e428cSAlex Williamson .max_access_size = 4, 196d35e428cSAlex Williamson }, 197d35e428cSAlex Williamson }; 198d35e428cSAlex Williamson 199a8170e5eSAvi Kivity static uint64_t msix_pba_mmio_read(void *opaque, hwaddr addr, 200d35e428cSAlex Williamson unsigned size) 201d35e428cSAlex Williamson { 202d35e428cSAlex Williamson PCIDevice *dev = opaque; 203bbef882cSMichael S. Tsirkin if (dev->msix_vector_poll_notifier) { 204bbef882cSMichael S. Tsirkin unsigned vector_start = addr * 8; 205bbef882cSMichael S. Tsirkin unsigned vector_end = MIN(addr + size * 8, dev->msix_entries_nr); 206bbef882cSMichael S. Tsirkin dev->msix_vector_poll_notifier(dev, vector_start, vector_end); 207bbef882cSMichael S. Tsirkin } 208d35e428cSAlex Williamson 209d35e428cSAlex Williamson return pci_get_long(dev->msix_pba + addr); 210d35e428cSAlex Williamson } 211d35e428cSAlex Williamson 21243b11a91SMarc-André Lureau static void msix_pba_mmio_write(void *opaque, hwaddr addr, 21343b11a91SMarc-André Lureau uint64_t val, unsigned size) 21443b11a91SMarc-André Lureau { 21543b11a91SMarc-André Lureau } 21643b11a91SMarc-André Lureau 217d35e428cSAlex Williamson static const MemoryRegionOps msix_pba_mmio_ops = { 218d35e428cSAlex Williamson .read = msix_pba_mmio_read, 21943b11a91SMarc-André Lureau .write = msix_pba_mmio_write, 22068d1e1f5SAlexander Graf .endianness = DEVICE_LITTLE_ENDIAN, 22195524ae8SAvi Kivity .valid = { 22295524ae8SAvi Kivity .min_access_size = 4, 22395524ae8SAvi Kivity .max_access_size = 4, 22495524ae8SAvi Kivity }, 22502eb84d0SMichael S. Tsirkin }; 22602eb84d0SMichael S. Tsirkin 227ae1be0bbSMichael S. Tsirkin static void msix_mask_all(struct PCIDevice *dev, unsigned nentries) 228ae1be0bbSMichael S. Tsirkin { 229ae1be0bbSMichael S. Tsirkin int vector; 2305b5f1330SJan Kiszka 231ae1be0bbSMichael S. Tsirkin for (vector = 0; vector < nentries; ++vector) { 23201731cfbSJan Kiszka unsigned offset = 23301731cfbSJan Kiszka vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL; 2345b5f1330SJan Kiszka bool was_masked = msix_is_masked(dev, vector); 2355b5f1330SJan Kiszka 236d35e428cSAlex Williamson dev->msix_table[offset] |= PCI_MSIX_ENTRY_CTRL_MASKBIT; 2375b5f1330SJan Kiszka msix_handle_mask_update(dev, vector, was_masked); 238ae1be0bbSMichael S. Tsirkin } 239ae1be0bbSMichael S. Tsirkin } 240ae1be0bbSMichael S. Tsirkin 2415a2c2029SAlex Williamson /* Initialize the MSI-X structures */ 24202eb84d0SMichael S. Tsirkin int msix_init(struct PCIDevice *dev, unsigned short nentries, 2435a2c2029SAlex Williamson MemoryRegion *table_bar, uint8_t table_bar_nr, 2445a2c2029SAlex Williamson unsigned table_offset, MemoryRegion *pba_bar, 2455a2c2029SAlex Williamson uint8_t pba_bar_nr, unsigned pba_offset, uint8_t cap_pos) 24602eb84d0SMichael S. Tsirkin { 2475a2c2029SAlex Williamson int cap; 248d35e428cSAlex Williamson unsigned table_size, pba_size; 2495a2c2029SAlex Williamson uint8_t *config; 25002eb84d0SMichael S. Tsirkin 25160ba3cc2SJan Kiszka /* Nothing to do if MSI is not supported by interrupt controller */ 252*226419d6SMichael S. Tsirkin if (!msi_nonbroken) { 25360ba3cc2SJan Kiszka return -ENOTSUP; 25460ba3cc2SJan Kiszka } 2555a2c2029SAlex Williamson 2565a2c2029SAlex Williamson if (nentries < 1 || nentries > PCI_MSIX_FLAGS_QSIZE + 1) { 25702eb84d0SMichael S. Tsirkin return -EINVAL; 2585a2c2029SAlex Williamson } 25902eb84d0SMichael S. Tsirkin 260d35e428cSAlex Williamson table_size = nentries * PCI_MSIX_ENTRY_SIZE; 261d35e428cSAlex Williamson pba_size = QEMU_ALIGN_UP(nentries, 64) / 8; 262d35e428cSAlex Williamson 2635a2c2029SAlex Williamson /* Sanity test: table & pba don't overlap, fit within BARs, min aligned */ 2645a2c2029SAlex Williamson if ((table_bar_nr == pba_bar_nr && 2655a2c2029SAlex Williamson ranges_overlap(table_offset, table_size, pba_offset, pba_size)) || 2665a2c2029SAlex Williamson table_offset + table_size > memory_region_size(table_bar) || 2675a2c2029SAlex Williamson pba_offset + pba_size > memory_region_size(pba_bar) || 2685a2c2029SAlex Williamson (table_offset | pba_offset) & PCI_MSIX_FLAGS_BIRMASK) { 2695a2c2029SAlex Williamson return -EINVAL; 2705a2c2029SAlex Williamson } 2715a2c2029SAlex Williamson 2725a2c2029SAlex Williamson cap = pci_add_capability(dev, PCI_CAP_ID_MSIX, cap_pos, MSIX_CAP_LENGTH); 2735a2c2029SAlex Williamson if (cap < 0) { 2745a2c2029SAlex Williamson return cap; 2755a2c2029SAlex Williamson } 2765a2c2029SAlex Williamson 2775a2c2029SAlex Williamson dev->msix_cap = cap; 2785a2c2029SAlex Williamson dev->cap_present |= QEMU_PCI_CAP_MSIX; 2795a2c2029SAlex Williamson config = dev->config + cap; 2805a2c2029SAlex Williamson 2815a2c2029SAlex Williamson pci_set_word(config + PCI_MSIX_FLAGS, nentries - 1); 2825a2c2029SAlex Williamson dev->msix_entries_nr = nentries; 2835a2c2029SAlex Williamson dev->msix_function_masked = true; 2845a2c2029SAlex Williamson 2855a2c2029SAlex Williamson pci_set_long(config + PCI_MSIX_TABLE, table_offset | table_bar_nr); 2865a2c2029SAlex Williamson pci_set_long(config + PCI_MSIX_PBA, pba_offset | pba_bar_nr); 2875a2c2029SAlex Williamson 2885a2c2029SAlex Williamson /* Make flags bit writable. */ 2895a2c2029SAlex Williamson dev->wmask[cap + MSIX_CONTROL_OFFSET] |= MSIX_ENABLE_MASK | 2905a2c2029SAlex Williamson MSIX_MASKALL_MASK; 29102eb84d0SMichael S. Tsirkin 292d35e428cSAlex Williamson dev->msix_table = g_malloc0(table_size); 293d35e428cSAlex Williamson dev->msix_pba = g_malloc0(pba_size); 2945a2c2029SAlex Williamson dev->msix_entry_used = g_malloc0(nentries * sizeof *dev->msix_entry_used); 2955a2c2029SAlex Williamson 296ae1be0bbSMichael S. Tsirkin msix_mask_all(dev, nentries); 29702eb84d0SMichael S. Tsirkin 29840c5dce9SPaolo Bonzini memory_region_init_io(&dev->msix_table_mmio, OBJECT(dev), &msix_table_mmio_ops, dev, 299d35e428cSAlex Williamson "msix-table", table_size); 3005a2c2029SAlex Williamson memory_region_add_subregion(table_bar, table_offset, &dev->msix_table_mmio); 30140c5dce9SPaolo Bonzini memory_region_init_io(&dev->msix_pba_mmio, OBJECT(dev), &msix_pba_mmio_ops, dev, 302d35e428cSAlex Williamson "msix-pba", pba_size); 3035a2c2029SAlex Williamson memory_region_add_subregion(pba_bar, pba_offset, &dev->msix_pba_mmio); 30402eb84d0SMichael S. Tsirkin 30502eb84d0SMichael S. Tsirkin return 0; 30602eb84d0SMichael S. Tsirkin } 30702eb84d0SMichael S. Tsirkin 30853f94925SAlex Williamson int msix_init_exclusive_bar(PCIDevice *dev, unsigned short nentries, 30953f94925SAlex Williamson uint8_t bar_nr) 31053f94925SAlex Williamson { 31153f94925SAlex Williamson int ret; 31253f94925SAlex Williamson char *name; 313a0ccd212SJason Wang uint32_t bar_size = 4096; 314a0ccd212SJason Wang uint32_t bar_pba_offset = bar_size / 2; 315a0ccd212SJason Wang uint32_t bar_pba_size = (nentries / 8 + 1) * 8; 31653f94925SAlex Williamson 31753f94925SAlex Williamson /* 31853f94925SAlex Williamson * Migration compatibility dictates that this remains a 4k 31953f94925SAlex Williamson * BAR with the vector table in the lower half and PBA in 320a0ccd212SJason Wang * the upper half for nentries which is lower or equal to 128. 321a0ccd212SJason Wang * No need to care about using more than 65 entries for legacy 322a0ccd212SJason Wang * machine types who has at most 64 queues. 32353f94925SAlex Williamson */ 324a0ccd212SJason Wang if (nentries * PCI_MSIX_ENTRY_SIZE > bar_pba_offset) { 325a0ccd212SJason Wang bar_pba_offset = nentries * PCI_MSIX_ENTRY_SIZE; 326a0ccd212SJason Wang } 32753f94925SAlex Williamson 328a0ccd212SJason Wang if (bar_pba_offset + bar_pba_size > 4096) { 329a0ccd212SJason Wang bar_size = bar_pba_offset + bar_pba_size; 330a0ccd212SJason Wang } 331a0ccd212SJason Wang 3329bff5d81SPeter Maydell bar_size = pow2ceil(bar_size); 33353f94925SAlex Williamson 3345f893b4eSGerd Hoffmann name = g_strdup_printf("%s-msix", dev->name); 335a0ccd212SJason Wang memory_region_init(&dev->msix_exclusive_bar, OBJECT(dev), name, bar_size); 3365f893b4eSGerd Hoffmann g_free(name); 33753f94925SAlex Williamson 33853f94925SAlex Williamson ret = msix_init(dev, nentries, &dev->msix_exclusive_bar, bar_nr, 339a0ccd212SJason Wang 0, &dev->msix_exclusive_bar, 340a0ccd212SJason Wang bar_nr, bar_pba_offset, 341a0ccd212SJason Wang 0); 34253f94925SAlex Williamson if (ret) { 34353f94925SAlex Williamson return ret; 34453f94925SAlex Williamson } 34553f94925SAlex Williamson 34653f94925SAlex Williamson pci_register_bar(dev, bar_nr, PCI_BASE_ADDRESS_SPACE_MEMORY, 34753f94925SAlex Williamson &dev->msix_exclusive_bar); 34853f94925SAlex Williamson 34953f94925SAlex Williamson return 0; 35053f94925SAlex Williamson } 35153f94925SAlex Williamson 35298304c84SMichael S. Tsirkin static void msix_free_irq_entries(PCIDevice *dev) 35398304c84SMichael S. Tsirkin { 35498304c84SMichael S. Tsirkin int vector; 35598304c84SMichael S. Tsirkin 35698304c84SMichael S. Tsirkin for (vector = 0; vector < dev->msix_entries_nr; ++vector) { 35798304c84SMichael S. Tsirkin dev->msix_entry_used[vector] = 0; 35898304c84SMichael S. Tsirkin msix_clr_pending(dev, vector); 35998304c84SMichael S. Tsirkin } 36098304c84SMichael S. Tsirkin } 36198304c84SMichael S. Tsirkin 3623cac001eSMichael S. Tsirkin static void msix_clear_all_vectors(PCIDevice *dev) 3633cac001eSMichael S. Tsirkin { 3643cac001eSMichael S. Tsirkin int vector; 3653cac001eSMichael S. Tsirkin 3663cac001eSMichael S. Tsirkin for (vector = 0; vector < dev->msix_entries_nr; ++vector) { 3673cac001eSMichael S. Tsirkin msix_clr_pending(dev, vector); 3683cac001eSMichael S. Tsirkin } 3693cac001eSMichael S. Tsirkin } 3703cac001eSMichael S. Tsirkin 37102eb84d0SMichael S. Tsirkin /* Clean up resources for the device. */ 372572992eeSAlex Williamson void msix_uninit(PCIDevice *dev, MemoryRegion *table_bar, MemoryRegion *pba_bar) 37302eb84d0SMichael S. Tsirkin { 37444701ab7SJan Kiszka if (!msix_present(dev)) { 375572992eeSAlex Williamson return; 37644701ab7SJan Kiszka } 37702eb84d0SMichael S. Tsirkin pci_del_capability(dev, PCI_CAP_ID_MSIX, MSIX_CAP_LENGTH); 37802eb84d0SMichael S. Tsirkin dev->msix_cap = 0; 37902eb84d0SMichael S. Tsirkin msix_free_irq_entries(dev); 38002eb84d0SMichael S. Tsirkin dev->msix_entries_nr = 0; 3815a2c2029SAlex Williamson memory_region_del_subregion(pba_bar, &dev->msix_pba_mmio); 382d35e428cSAlex Williamson g_free(dev->msix_pba); 383d35e428cSAlex Williamson dev->msix_pba = NULL; 3845a2c2029SAlex Williamson memory_region_del_subregion(table_bar, &dev->msix_table_mmio); 385d35e428cSAlex Williamson g_free(dev->msix_table); 386d35e428cSAlex Williamson dev->msix_table = NULL; 3877267c094SAnthony Liguori g_free(dev->msix_entry_used); 38802eb84d0SMichael S. Tsirkin dev->msix_entry_used = NULL; 38902eb84d0SMichael S. Tsirkin dev->cap_present &= ~QEMU_PCI_CAP_MSIX; 39002eb84d0SMichael S. Tsirkin } 39102eb84d0SMichael S. Tsirkin 39253f94925SAlex Williamson void msix_uninit_exclusive_bar(PCIDevice *dev) 39353f94925SAlex Williamson { 39453f94925SAlex Williamson if (msix_present(dev)) { 3955a2c2029SAlex Williamson msix_uninit(dev, &dev->msix_exclusive_bar, &dev->msix_exclusive_bar); 39653f94925SAlex Williamson } 39753f94925SAlex Williamson } 39853f94925SAlex Williamson 39902eb84d0SMichael S. Tsirkin void msix_save(PCIDevice *dev, QEMUFile *f) 40002eb84d0SMichael S. Tsirkin { 4019a3e12c8SMichael S. Tsirkin unsigned n = dev->msix_entries_nr; 4029a3e12c8SMichael S. Tsirkin 40344701ab7SJan Kiszka if (!msix_present(dev)) { 4049a3e12c8SMichael S. Tsirkin return; 40572755a70SMichael S. Tsirkin } 4069a3e12c8SMichael S. Tsirkin 407d35e428cSAlex Williamson qemu_put_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE); 408d35e428cSAlex Williamson qemu_put_buffer(f, dev->msix_pba, (n + 7) / 8); 40902eb84d0SMichael S. Tsirkin } 41002eb84d0SMichael S. Tsirkin 41102eb84d0SMichael S. Tsirkin /* Should be called after restoring the config space. */ 41202eb84d0SMichael S. Tsirkin void msix_load(PCIDevice *dev, QEMUFile *f) 41302eb84d0SMichael S. Tsirkin { 41402eb84d0SMichael S. Tsirkin unsigned n = dev->msix_entries_nr; 4152cdfe53cSJan Kiszka unsigned int vector; 41602eb84d0SMichael S. Tsirkin 41744701ab7SJan Kiszka if (!msix_present(dev)) { 41802eb84d0SMichael S. Tsirkin return; 41998846d73SBlue Swirl } 42002eb84d0SMichael S. Tsirkin 4213cac001eSMichael S. Tsirkin msix_clear_all_vectors(dev); 422d35e428cSAlex Williamson qemu_get_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE); 423d35e428cSAlex Williamson qemu_get_buffer(f, dev->msix_pba, (n + 7) / 8); 42450322249SMichael S. Tsirkin msix_update_function_masked(dev); 4252cdfe53cSJan Kiszka 4262cdfe53cSJan Kiszka for (vector = 0; vector < n; vector++) { 4272cdfe53cSJan Kiszka msix_handle_mask_update(dev, vector, true); 4282cdfe53cSJan Kiszka } 42902eb84d0SMichael S. Tsirkin } 43002eb84d0SMichael S. Tsirkin 43102eb84d0SMichael S. Tsirkin /* Does device support MSI-X? */ 43202eb84d0SMichael S. Tsirkin int msix_present(PCIDevice *dev) 43302eb84d0SMichael S. Tsirkin { 43402eb84d0SMichael S. Tsirkin return dev->cap_present & QEMU_PCI_CAP_MSIX; 43502eb84d0SMichael S. Tsirkin } 43602eb84d0SMichael S. Tsirkin 43702eb84d0SMichael S. Tsirkin /* Is MSI-X enabled? */ 43802eb84d0SMichael S. Tsirkin int msix_enabled(PCIDevice *dev) 43902eb84d0SMichael S. Tsirkin { 44002eb84d0SMichael S. Tsirkin return (dev->cap_present & QEMU_PCI_CAP_MSIX) && 4412760952bSMichael S. Tsirkin (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & 44202eb84d0SMichael S. Tsirkin MSIX_ENABLE_MASK); 44302eb84d0SMichael S. Tsirkin } 44402eb84d0SMichael S. Tsirkin 44502eb84d0SMichael S. Tsirkin /* Send an MSI-X message */ 44602eb84d0SMichael S. Tsirkin void msix_notify(PCIDevice *dev, unsigned vector) 44702eb84d0SMichael S. Tsirkin { 448bc4caf49SJan Kiszka MSIMessage msg; 44902eb84d0SMichael S. Tsirkin 45002eb84d0SMichael S. Tsirkin if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) 45102eb84d0SMichael S. Tsirkin return; 45202eb84d0SMichael S. Tsirkin if (msix_is_masked(dev, vector)) { 45302eb84d0SMichael S. Tsirkin msix_set_pending(dev, vector); 45402eb84d0SMichael S. Tsirkin return; 45502eb84d0SMichael S. Tsirkin } 45602eb84d0SMichael S. Tsirkin 457bc4caf49SJan Kiszka msg = msix_get_message(dev, vector); 458bc4caf49SJan Kiszka 45938d40ff1SPavel Fedin msi_send_message(dev, msg); 46002eb84d0SMichael S. Tsirkin } 46102eb84d0SMichael S. Tsirkin 46202eb84d0SMichael S. Tsirkin void msix_reset(PCIDevice *dev) 46302eb84d0SMichael S. Tsirkin { 46444701ab7SJan Kiszka if (!msix_present(dev)) { 46502eb84d0SMichael S. Tsirkin return; 46644701ab7SJan Kiszka } 4673cac001eSMichael S. Tsirkin msix_clear_all_vectors(dev); 4682760952bSMichael S. Tsirkin dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &= 4692760952bSMichael S. Tsirkin ~dev->wmask[dev->msix_cap + MSIX_CONTROL_OFFSET]; 470d35e428cSAlex Williamson memset(dev->msix_table, 0, dev->msix_entries_nr * PCI_MSIX_ENTRY_SIZE); 471d35e428cSAlex Williamson memset(dev->msix_pba, 0, QEMU_ALIGN_UP(dev->msix_entries_nr, 64) / 8); 472ae1be0bbSMichael S. Tsirkin msix_mask_all(dev, dev->msix_entries_nr); 47302eb84d0SMichael S. Tsirkin } 47402eb84d0SMichael S. Tsirkin 47502eb84d0SMichael S. Tsirkin /* PCI spec suggests that devices make it possible for software to configure 47602eb84d0SMichael S. Tsirkin * less vectors than supported by the device, but does not specify a standard 47702eb84d0SMichael S. Tsirkin * mechanism for devices to do so. 47802eb84d0SMichael S. Tsirkin * 47902eb84d0SMichael S. Tsirkin * We support this by asking devices to declare vectors software is going to 48002eb84d0SMichael S. Tsirkin * actually use, and checking this on the notification path. Devices that 48102eb84d0SMichael S. Tsirkin * don't want to follow the spec suggestion can declare all vectors as used. */ 48202eb84d0SMichael S. Tsirkin 48302eb84d0SMichael S. Tsirkin /* Mark vector as used. */ 48402eb84d0SMichael S. Tsirkin int msix_vector_use(PCIDevice *dev, unsigned vector) 48502eb84d0SMichael S. Tsirkin { 48602eb84d0SMichael S. Tsirkin if (vector >= dev->msix_entries_nr) 48702eb84d0SMichael S. Tsirkin return -EINVAL; 48802eb84d0SMichael S. Tsirkin dev->msix_entry_used[vector]++; 48902eb84d0SMichael S. Tsirkin return 0; 49002eb84d0SMichael S. Tsirkin } 49102eb84d0SMichael S. Tsirkin 49202eb84d0SMichael S. Tsirkin /* Mark vector as unused. */ 49302eb84d0SMichael S. Tsirkin void msix_vector_unuse(PCIDevice *dev, unsigned vector) 49402eb84d0SMichael S. Tsirkin { 49598304c84SMichael S. Tsirkin if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) { 49698304c84SMichael S. Tsirkin return; 49798304c84SMichael S. Tsirkin } 49898304c84SMichael S. Tsirkin if (--dev->msix_entry_used[vector]) { 49998304c84SMichael S. Tsirkin return; 50098304c84SMichael S. Tsirkin } 50198304c84SMichael S. Tsirkin msix_clr_pending(dev, vector); 50202eb84d0SMichael S. Tsirkin } 503b5f28bcaSMichael S. Tsirkin 504b5f28bcaSMichael S. Tsirkin void msix_unuse_all_vectors(PCIDevice *dev) 505b5f28bcaSMichael S. Tsirkin { 50644701ab7SJan Kiszka if (!msix_present(dev)) { 507b5f28bcaSMichael S. Tsirkin return; 50844701ab7SJan Kiszka } 509b5f28bcaSMichael S. Tsirkin msix_free_irq_entries(dev); 510b5f28bcaSMichael S. Tsirkin } 5112cdfe53cSJan Kiszka 512cb697aaaSJan Kiszka unsigned int msix_nr_vectors_allocated(const PCIDevice *dev) 513cb697aaaSJan Kiszka { 514cb697aaaSJan Kiszka return dev->msix_entries_nr; 515cb697aaaSJan Kiszka } 516cb697aaaSJan Kiszka 5172cdfe53cSJan Kiszka static int msix_set_notifier_for_vector(PCIDevice *dev, unsigned int vector) 5182cdfe53cSJan Kiszka { 5192cdfe53cSJan Kiszka MSIMessage msg; 5202cdfe53cSJan Kiszka 5212cdfe53cSJan Kiszka if (msix_is_masked(dev, vector)) { 5222cdfe53cSJan Kiszka return 0; 5232cdfe53cSJan Kiszka } 5242cdfe53cSJan Kiszka msg = msix_get_message(dev, vector); 5252cdfe53cSJan Kiszka return dev->msix_vector_use_notifier(dev, vector, msg); 5262cdfe53cSJan Kiszka } 5272cdfe53cSJan Kiszka 5282cdfe53cSJan Kiszka static void msix_unset_notifier_for_vector(PCIDevice *dev, unsigned int vector) 5292cdfe53cSJan Kiszka { 5302cdfe53cSJan Kiszka if (msix_is_masked(dev, vector)) { 5312cdfe53cSJan Kiszka return; 5322cdfe53cSJan Kiszka } 5332cdfe53cSJan Kiszka dev->msix_vector_release_notifier(dev, vector); 5342cdfe53cSJan Kiszka } 5352cdfe53cSJan Kiszka 5362cdfe53cSJan Kiszka int msix_set_vector_notifiers(PCIDevice *dev, 5372cdfe53cSJan Kiszka MSIVectorUseNotifier use_notifier, 538bbef882cSMichael S. Tsirkin MSIVectorReleaseNotifier release_notifier, 539bbef882cSMichael S. Tsirkin MSIVectorPollNotifier poll_notifier) 5402cdfe53cSJan Kiszka { 5412cdfe53cSJan Kiszka int vector, ret; 5422cdfe53cSJan Kiszka 5432cdfe53cSJan Kiszka assert(use_notifier && release_notifier); 5442cdfe53cSJan Kiszka 5452cdfe53cSJan Kiszka dev->msix_vector_use_notifier = use_notifier; 5462cdfe53cSJan Kiszka dev->msix_vector_release_notifier = release_notifier; 547bbef882cSMichael S. Tsirkin dev->msix_vector_poll_notifier = poll_notifier; 5482cdfe53cSJan Kiszka 5492cdfe53cSJan Kiszka if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & 5502cdfe53cSJan Kiszka (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) { 5512cdfe53cSJan Kiszka for (vector = 0; vector < dev->msix_entries_nr; vector++) { 5522cdfe53cSJan Kiszka ret = msix_set_notifier_for_vector(dev, vector); 5532cdfe53cSJan Kiszka if (ret < 0) { 5542cdfe53cSJan Kiszka goto undo; 5552cdfe53cSJan Kiszka } 5562cdfe53cSJan Kiszka } 5572cdfe53cSJan Kiszka } 558bbef882cSMichael S. Tsirkin if (dev->msix_vector_poll_notifier) { 559bbef882cSMichael S. Tsirkin dev->msix_vector_poll_notifier(dev, 0, dev->msix_entries_nr); 560bbef882cSMichael S. Tsirkin } 5612cdfe53cSJan Kiszka return 0; 5622cdfe53cSJan Kiszka 5632cdfe53cSJan Kiszka undo: 5642cdfe53cSJan Kiszka while (--vector >= 0) { 5652cdfe53cSJan Kiszka msix_unset_notifier_for_vector(dev, vector); 5662cdfe53cSJan Kiszka } 5672cdfe53cSJan Kiszka dev->msix_vector_use_notifier = NULL; 5682cdfe53cSJan Kiszka dev->msix_vector_release_notifier = NULL; 5692cdfe53cSJan Kiszka return ret; 5702cdfe53cSJan Kiszka } 5712cdfe53cSJan Kiszka 5722cdfe53cSJan Kiszka void msix_unset_vector_notifiers(PCIDevice *dev) 5732cdfe53cSJan Kiszka { 5742cdfe53cSJan Kiszka int vector; 5752cdfe53cSJan Kiszka 5762cdfe53cSJan Kiszka assert(dev->msix_vector_use_notifier && 5772cdfe53cSJan Kiszka dev->msix_vector_release_notifier); 5782cdfe53cSJan Kiszka 5792cdfe53cSJan Kiszka if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & 5802cdfe53cSJan Kiszka (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) { 5812cdfe53cSJan Kiszka for (vector = 0; vector < dev->msix_entries_nr; vector++) { 5822cdfe53cSJan Kiszka msix_unset_notifier_for_vector(dev, vector); 5832cdfe53cSJan Kiszka } 5842cdfe53cSJan Kiszka } 5852cdfe53cSJan Kiszka dev->msix_vector_use_notifier = NULL; 5862cdfe53cSJan Kiszka dev->msix_vector_release_notifier = NULL; 587bbef882cSMichael S. Tsirkin dev->msix_vector_poll_notifier = NULL; 5882cdfe53cSJan Kiszka } 589340b50c7SGerd Hoffmann 590340b50c7SGerd Hoffmann static void put_msix_state(QEMUFile *f, void *pv, size_t size) 591340b50c7SGerd Hoffmann { 592340b50c7SGerd Hoffmann msix_save(pv, f); 593340b50c7SGerd Hoffmann } 594340b50c7SGerd Hoffmann 595340b50c7SGerd Hoffmann static int get_msix_state(QEMUFile *f, void *pv, size_t size) 596340b50c7SGerd Hoffmann { 597340b50c7SGerd Hoffmann msix_load(pv, f); 598340b50c7SGerd Hoffmann return 0; 599340b50c7SGerd Hoffmann } 600340b50c7SGerd Hoffmann 601340b50c7SGerd Hoffmann static VMStateInfo vmstate_info_msix = { 602340b50c7SGerd Hoffmann .name = "msix state", 603340b50c7SGerd Hoffmann .get = get_msix_state, 604340b50c7SGerd Hoffmann .put = put_msix_state, 605340b50c7SGerd Hoffmann }; 606340b50c7SGerd Hoffmann 607340b50c7SGerd Hoffmann const VMStateDescription vmstate_msix = { 608340b50c7SGerd Hoffmann .name = "msix", 609340b50c7SGerd Hoffmann .fields = (VMStateField[]) { 610340b50c7SGerd Hoffmann { 611340b50c7SGerd Hoffmann .name = "msix", 612340b50c7SGerd Hoffmann .version_id = 0, 613340b50c7SGerd Hoffmann .field_exists = NULL, 614340b50c7SGerd Hoffmann .size = 0, /* ouch */ 615340b50c7SGerd Hoffmann .info = &vmstate_info_msix, 616340b50c7SGerd Hoffmann .flags = VMS_SINGLE, 617340b50c7SGerd Hoffmann .offset = 0, 618340b50c7SGerd Hoffmann }, 619340b50c7SGerd Hoffmann VMSTATE_END_OF_LIST() 620340b50c7SGerd Hoffmann } 621340b50c7SGerd Hoffmann }; 622