xref: /qemu/hw/pci-host/sh_pci.c (revision db1015e92e04835c9eb50c29625fe566d1202dbd)
11e5459a3Sbalrog /*
21e5459a3Sbalrog  * SuperH on-chip PCIC emulation.
31e5459a3Sbalrog  *
41e5459a3Sbalrog  * Copyright (c) 2008 Takashi YOSHII
51e5459a3Sbalrog  *
61e5459a3Sbalrog  * Permission is hereby granted, free of charge, to any person obtaining a copy
71e5459a3Sbalrog  * of this software and associated documentation files (the "Software"), to deal
81e5459a3Sbalrog  * in the Software without restriction, including without limitation the rights
91e5459a3Sbalrog  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
101e5459a3Sbalrog  * copies of the Software, and to permit persons to whom the Software is
111e5459a3Sbalrog  * furnished to do so, subject to the following conditions:
121e5459a3Sbalrog  *
131e5459a3Sbalrog  * The above copyright notice and this permission notice shall be included in
141e5459a3Sbalrog  * all copies or substantial portions of the Software.
151e5459a3Sbalrog  *
161e5459a3Sbalrog  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
171e5459a3Sbalrog  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
181e5459a3Sbalrog  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
191e5459a3Sbalrog  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
201e5459a3Sbalrog  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
211e5459a3Sbalrog  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
221e5459a3Sbalrog  * THE SOFTWARE.
231e5459a3Sbalrog  */
240b8fa32fSMarkus Armbruster 
259d4c9946SPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
270d09e41aSPaolo Bonzini #include "hw/sh4/sh.h"
2864552b6bSMarkus Armbruster #include "hw/irq.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
3083c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h"
311de7afc9SPaolo Bonzini #include "qemu/bswap.h"
320b8fa32fSMarkus Armbruster #include "qemu/module.h"
33022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
34*db1015e9SEduardo Habkost #include "qom/object.h"
351e5459a3Sbalrog 
36b23ea25fSPaolo Bonzini #define TYPE_SH_PCI_HOST_BRIDGE "sh_pci"
37b23ea25fSPaolo Bonzini 
38*db1015e9SEduardo Habkost typedef struct SHPCIState SHPCIState;
39b23ea25fSPaolo Bonzini #define SH_PCI_HOST_BRIDGE(obj) \
40b23ea25fSPaolo Bonzini     OBJECT_CHECK(SHPCIState, (obj), TYPE_SH_PCI_HOST_BRIDGE)
41b23ea25fSPaolo Bonzini 
42*db1015e9SEduardo Habkost struct SHPCIState {
43b23ea25fSPaolo Bonzini     PCIHostState parent_obj;
44b23ea25fSPaolo Bonzini 
451e5459a3Sbalrog     PCIDevice *dev;
46cf154394SAurelien Jarno     qemu_irq irq[4];
47fb57117aSAvi Kivity     MemoryRegion memconfig_p4;
48fb57117aSAvi Kivity     MemoryRegion memconfig_a7;
49fb57117aSAvi Kivity     MemoryRegion isa;
501e5459a3Sbalrog     uint32_t par;
511e5459a3Sbalrog     uint32_t mbr;
521e5459a3Sbalrog     uint32_t iobr;
53*db1015e9SEduardo Habkost };
541e5459a3Sbalrog 
55a8170e5eSAvi Kivity static void sh_pci_reg_write (void *p, hwaddr addr, uint64_t val,
56fb57117aSAvi Kivity                               unsigned size)
571e5459a3Sbalrog {
58cf154394SAurelien Jarno     SHPCIState *pcic = p;
59b23ea25fSPaolo Bonzini     PCIHostState *phb = PCI_HOST_BRIDGE(pcic);
60b23ea25fSPaolo Bonzini 
611e5459a3Sbalrog     switch(addr) {
621e5459a3Sbalrog     case 0 ... 0xfc:
63b7a51124SPeter Maydell         stl_le_p(pcic->dev->config + addr, val);
641e5459a3Sbalrog         break;
651e5459a3Sbalrog     case 0x1c0:
661e5459a3Sbalrog         pcic->par = val;
671e5459a3Sbalrog         break;
681e5459a3Sbalrog     case 0x1c4:
695ba9e952SAurelien Jarno         pcic->mbr = val & 0xff000001;
701e5459a3Sbalrog         break;
711e5459a3Sbalrog     case 0x1c8:
725ba9e952SAurelien Jarno         pcic->iobr = val & 0xfffc0001;
7347d2d36cSGuenter Roeck         memory_region_set_alias_offset(&pcic->isa, val & 0xfffc0000);
741e5459a3Sbalrog         break;
751e5459a3Sbalrog     case 0x220:
76b23ea25fSPaolo Bonzini         pci_data_write(phb->bus, pcic->par, val, 4);
771e5459a3Sbalrog         break;
781e5459a3Sbalrog     }
791e5459a3Sbalrog }
801e5459a3Sbalrog 
81a8170e5eSAvi Kivity static uint64_t sh_pci_reg_read (void *p, hwaddr addr,
82fb57117aSAvi Kivity                                  unsigned size)
831e5459a3Sbalrog {
84cf154394SAurelien Jarno     SHPCIState *pcic = p;
85b23ea25fSPaolo Bonzini     PCIHostState *phb = PCI_HOST_BRIDGE(pcic);
86b23ea25fSPaolo Bonzini 
871e5459a3Sbalrog     switch(addr) {
881e5459a3Sbalrog     case 0 ... 0xfc:
89b7a51124SPeter Maydell         return ldl_le_p(pcic->dev->config + addr);
901e5459a3Sbalrog     case 0x1c0:
911e5459a3Sbalrog         return pcic->par;
925ba9e952SAurelien Jarno     case 0x1c4:
935ba9e952SAurelien Jarno         return pcic->mbr;
945ba9e952SAurelien Jarno     case 0x1c8:
955ba9e952SAurelien Jarno         return pcic->iobr;
961e5459a3Sbalrog     case 0x220:
97b23ea25fSPaolo Bonzini         return pci_data_read(phb->bus, pcic->par, 4);
981e5459a3Sbalrog     }
991e5459a3Sbalrog     return 0;
1001e5459a3Sbalrog }
1011e5459a3Sbalrog 
102fb57117aSAvi Kivity static const MemoryRegionOps sh_pci_reg_ops = {
103fb57117aSAvi Kivity     .read = sh_pci_reg_read,
104fb57117aSAvi Kivity     .write = sh_pci_reg_write,
105fb57117aSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
106fb57117aSAvi Kivity     .valid = {
107fb57117aSAvi Kivity         .min_access_size = 4,
108fb57117aSAvi Kivity         .max_access_size = 4,
109fb57117aSAvi Kivity     },
1101e5459a3Sbalrog };
1111e5459a3Sbalrog 
112cf154394SAurelien Jarno static int sh_pci_map_irq(PCIDevice *d, int irq_num)
1131e5459a3Sbalrog {
114cf154394SAurelien Jarno     return (d->devfn >> 3);
1151e5459a3Sbalrog }
116cf154394SAurelien Jarno 
117cf154394SAurelien Jarno static void sh_pci_set_irq(void *opaque, int irq_num, int level)
118cf154394SAurelien Jarno {
119cf154394SAurelien Jarno     qemu_irq *pic = opaque;
120cf154394SAurelien Jarno 
121cf154394SAurelien Jarno     qemu_set_irq(pic[irq_num], level);
122cf154394SAurelien Jarno }
123cf154394SAurelien Jarno 
1240e372e58SPhilippe Mathieu-Daudé static void sh_pci_device_realize(DeviceState *dev, Error **errp)
125cf154394SAurelien Jarno {
1260e372e58SPhilippe Mathieu-Daudé     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1270e372e58SPhilippe Mathieu-Daudé     SHPCIState *s = SH_PCI_HOST_BRIDGE(dev);
1280e372e58SPhilippe Mathieu-Daudé     PCIHostState *phb = PCI_HOST_BRIDGE(s);
129cf154394SAurelien Jarno     int i;
130cf154394SAurelien Jarno 
131cf154394SAurelien Jarno     for (i = 0; i < 4; i++) {
1320e372e58SPhilippe Mathieu-Daudé         sysbus_init_irq(sbd, &s->irq[i]);
133cf154394SAurelien Jarno     }
1348e5c952bSPhilippe Mathieu-Daudé     phb->bus = pci_register_root_bus(dev, "pci",
135cf154394SAurelien Jarno                                      sh_pci_set_irq, sh_pci_map_irq,
136aee97b84SAvi Kivity                                      s->irq,
137aee97b84SAvi Kivity                                      get_system_memory(),
138aee97b84SAvi Kivity                                      get_system_io(),
13960a0e443SAlex Williamson                                      PCI_DEVFN(0, 0), 4, TYPE_PCI_BUS);
14029776739SPaolo Bonzini     memory_region_init_io(&s->memconfig_p4, OBJECT(s), &sh_pci_reg_ops, s,
141fb57117aSAvi Kivity                           "sh_pci", 0x224);
14229776739SPaolo Bonzini     memory_region_init_alias(&s->memconfig_a7, OBJECT(s), "sh_pci.2",
14329776739SPaolo Bonzini                              &s->memconfig_p4, 0, 0x224);
1444759ab6bSPaolo Bonzini     memory_region_init_alias(&s->isa, OBJECT(s), "sh_pci.isa",
1454759ab6bSPaolo Bonzini                              get_system_io(), 0, 0x40000);
1460e372e58SPhilippe Mathieu-Daudé     sysbus_init_mmio(sbd, &s->memconfig_p4);
1470e372e58SPhilippe Mathieu-Daudé     sysbus_init_mmio(sbd, &s->memconfig_a7);
14847d2d36cSGuenter Roeck     memory_region_add_subregion(get_system_memory(), 0xfe240000, &s->isa);
1498c106233SBenoît Canet 
150b23ea25fSPaolo Bonzini     s->dev = pci_create_simple(phb->bus, PCI_DEVFN(0, 0), "sh_pci_host");
151cf154394SAurelien Jarno }
152cf154394SAurelien Jarno 
1539f23b27dSCao jin static void sh_pci_host_realize(PCIDevice *d, Error **errp)
154cf154394SAurelien Jarno {
155cf154394SAurelien Jarno     pci_set_word(d->config + PCI_COMMAND, PCI_COMMAND_WAIT);
156cf154394SAurelien Jarno     pci_set_word(d->config + PCI_STATUS, PCI_STATUS_CAP_LIST |
157cf154394SAurelien Jarno                  PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM);
158cf154394SAurelien Jarno }
159cf154394SAurelien Jarno 
16040021f08SAnthony Liguori static void sh_pci_host_class_init(ObjectClass *klass, void *data)
16140021f08SAnthony Liguori {
16240021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
16308c58f92SMarkus Armbruster     DeviceClass *dc = DEVICE_CLASS(klass);
16440021f08SAnthony Liguori 
1659f23b27dSCao jin     k->realize = sh_pci_host_realize;
16640021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_HITACHI;
16740021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_HITACHI_SH7751R;
16808c58f92SMarkus Armbruster     /*
16908c58f92SMarkus Armbruster      * PCI-facing part of the host bridge, not usable without the
17008c58f92SMarkus Armbruster      * host-facing part, which can't be device_add'ed, yet.
17108c58f92SMarkus Armbruster      */
172e90f2a8cSEduardo Habkost     dc->user_creatable = false;
17340021f08SAnthony Liguori }
17440021f08SAnthony Liguori 
1758c43a6f0SAndreas Färber static const TypeInfo sh_pci_host_info = {
17640021f08SAnthony Liguori     .name          = "sh_pci_host",
17739bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
17839bffca2SAnthony Liguori     .instance_size = sizeof(PCIDevice),
17940021f08SAnthony Liguori     .class_init    = sh_pci_host_class_init,
180fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
181fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
182fd3b02c8SEduardo Habkost         { },
183fd3b02c8SEduardo Habkost     },
184cf154394SAurelien Jarno };
185cf154394SAurelien Jarno 
186999e12bbSAnthony Liguori static void sh_pci_device_class_init(ObjectClass *klass, void *data)
187999e12bbSAnthony Liguori {
1880e372e58SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
189999e12bbSAnthony Liguori 
1900e372e58SPhilippe Mathieu-Daudé     dc->realize = sh_pci_device_realize;
191999e12bbSAnthony Liguori }
192999e12bbSAnthony Liguori 
1938c43a6f0SAndreas Färber static const TypeInfo sh_pci_device_info = {
194b23ea25fSPaolo Bonzini     .name          = TYPE_SH_PCI_HOST_BRIDGE,
195b23ea25fSPaolo Bonzini     .parent        = TYPE_PCI_HOST_BRIDGE,
19639bffca2SAnthony Liguori     .instance_size = sizeof(SHPCIState),
197999e12bbSAnthony Liguori     .class_init    = sh_pci_device_class_init,
198999e12bbSAnthony Liguori };
199999e12bbSAnthony Liguori 
20083f7d43aSAndreas Färber static void sh_pci_register_types(void)
201cf154394SAurelien Jarno {
20239bffca2SAnthony Liguori     type_register_static(&sh_pci_device_info);
20339bffca2SAnthony Liguori     type_register_static(&sh_pci_host_info);
204cf154394SAurelien Jarno }
205cf154394SAurelien Jarno 
20683f7d43aSAndreas Färber type_init(sh_pci_register_types)
207