11e5459a3Sbalrog /* 21e5459a3Sbalrog * SuperH on-chip PCIC emulation. 31e5459a3Sbalrog * 41e5459a3Sbalrog * Copyright (c) 2008 Takashi YOSHII 51e5459a3Sbalrog * 61e5459a3Sbalrog * Permission is hereby granted, free of charge, to any person obtaining a copy 71e5459a3Sbalrog * of this software and associated documentation files (the "Software"), to deal 81e5459a3Sbalrog * in the Software without restriction, including without limitation the rights 91e5459a3Sbalrog * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 101e5459a3Sbalrog * copies of the Software, and to permit persons to whom the Software is 111e5459a3Sbalrog * furnished to do so, subject to the following conditions: 121e5459a3Sbalrog * 131e5459a3Sbalrog * The above copyright notice and this permission notice shall be included in 141e5459a3Sbalrog * all copies or substantial portions of the Software. 151e5459a3Sbalrog * 161e5459a3Sbalrog * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 171e5459a3Sbalrog * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 181e5459a3Sbalrog * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 191e5459a3Sbalrog * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 201e5459a3Sbalrog * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 211e5459a3Sbalrog * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 221e5459a3Sbalrog * THE SOFTWARE. 231e5459a3Sbalrog */ 249d4c9946SPeter Maydell #include "qemu/osdep.h" 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 260d09e41aSPaolo Bonzini #include "hw/sh4/sh.h" 2783c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 2883c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h" 291de7afc9SPaolo Bonzini #include "qemu/bswap.h" 30022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 311e5459a3Sbalrog 32b23ea25fSPaolo Bonzini #define TYPE_SH_PCI_HOST_BRIDGE "sh_pci" 33b23ea25fSPaolo Bonzini 34b23ea25fSPaolo Bonzini #define SH_PCI_HOST_BRIDGE(obj) \ 35b23ea25fSPaolo Bonzini OBJECT_CHECK(SHPCIState, (obj), TYPE_SH_PCI_HOST_BRIDGE) 36b23ea25fSPaolo Bonzini 37cf154394SAurelien Jarno typedef struct SHPCIState { 38b23ea25fSPaolo Bonzini PCIHostState parent_obj; 39b23ea25fSPaolo Bonzini 401e5459a3Sbalrog PCIDevice *dev; 41cf154394SAurelien Jarno qemu_irq irq[4]; 42fb57117aSAvi Kivity MemoryRegion memconfig_p4; 43fb57117aSAvi Kivity MemoryRegion memconfig_a7; 44fb57117aSAvi Kivity MemoryRegion isa; 451e5459a3Sbalrog uint32_t par; 461e5459a3Sbalrog uint32_t mbr; 471e5459a3Sbalrog uint32_t iobr; 48cf154394SAurelien Jarno } SHPCIState; 491e5459a3Sbalrog 50a8170e5eSAvi Kivity static void sh_pci_reg_write (void *p, hwaddr addr, uint64_t val, 51fb57117aSAvi Kivity unsigned size) 521e5459a3Sbalrog { 53cf154394SAurelien Jarno SHPCIState *pcic = p; 54b23ea25fSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(pcic); 55b23ea25fSPaolo Bonzini 561e5459a3Sbalrog switch(addr) { 571e5459a3Sbalrog case 0 ... 0xfc: 58*b7a51124SPeter Maydell stl_le_p(pcic->dev->config + addr, val); 591e5459a3Sbalrog break; 601e5459a3Sbalrog case 0x1c0: 611e5459a3Sbalrog pcic->par = val; 621e5459a3Sbalrog break; 631e5459a3Sbalrog case 0x1c4: 645ba9e952SAurelien Jarno pcic->mbr = val & 0xff000001; 651e5459a3Sbalrog break; 661e5459a3Sbalrog case 0x1c8: 675ba9e952SAurelien Jarno if ((val & 0xfffc0000) != (pcic->iobr & 0xfffc0000)) { 68fb57117aSAvi Kivity memory_region_del_subregion(get_system_memory(), &pcic->isa); 695ba9e952SAurelien Jarno pcic->iobr = val & 0xfffc0001; 70fb57117aSAvi Kivity memory_region_add_subregion(get_system_memory(), 71fb57117aSAvi Kivity pcic->iobr & 0xfffc0000, &pcic->isa); 725ba9e952SAurelien Jarno } 731e5459a3Sbalrog break; 741e5459a3Sbalrog case 0x220: 75b23ea25fSPaolo Bonzini pci_data_write(phb->bus, pcic->par, val, 4); 761e5459a3Sbalrog break; 771e5459a3Sbalrog } 781e5459a3Sbalrog } 791e5459a3Sbalrog 80a8170e5eSAvi Kivity static uint64_t sh_pci_reg_read (void *p, hwaddr addr, 81fb57117aSAvi Kivity unsigned size) 821e5459a3Sbalrog { 83cf154394SAurelien Jarno SHPCIState *pcic = p; 84b23ea25fSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(pcic); 85b23ea25fSPaolo Bonzini 861e5459a3Sbalrog switch(addr) { 871e5459a3Sbalrog case 0 ... 0xfc: 88*b7a51124SPeter Maydell return ldl_le_p(pcic->dev->config + addr); 891e5459a3Sbalrog case 0x1c0: 901e5459a3Sbalrog return pcic->par; 915ba9e952SAurelien Jarno case 0x1c4: 925ba9e952SAurelien Jarno return pcic->mbr; 935ba9e952SAurelien Jarno case 0x1c8: 945ba9e952SAurelien Jarno return pcic->iobr; 951e5459a3Sbalrog case 0x220: 96b23ea25fSPaolo Bonzini return pci_data_read(phb->bus, pcic->par, 4); 971e5459a3Sbalrog } 981e5459a3Sbalrog return 0; 991e5459a3Sbalrog } 1001e5459a3Sbalrog 101fb57117aSAvi Kivity static const MemoryRegionOps sh_pci_reg_ops = { 102fb57117aSAvi Kivity .read = sh_pci_reg_read, 103fb57117aSAvi Kivity .write = sh_pci_reg_write, 104fb57117aSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 105fb57117aSAvi Kivity .valid = { 106fb57117aSAvi Kivity .min_access_size = 4, 107fb57117aSAvi Kivity .max_access_size = 4, 108fb57117aSAvi Kivity }, 1091e5459a3Sbalrog }; 1101e5459a3Sbalrog 111cf154394SAurelien Jarno static int sh_pci_map_irq(PCIDevice *d, int irq_num) 1121e5459a3Sbalrog { 113cf154394SAurelien Jarno return (d->devfn >> 3); 1141e5459a3Sbalrog } 115cf154394SAurelien Jarno 116cf154394SAurelien Jarno static void sh_pci_set_irq(void *opaque, int irq_num, int level) 117cf154394SAurelien Jarno { 118cf154394SAurelien Jarno qemu_irq *pic = opaque; 119cf154394SAurelien Jarno 120cf154394SAurelien Jarno qemu_set_irq(pic[irq_num], level); 121cf154394SAurelien Jarno } 122cf154394SAurelien Jarno 123999e12bbSAnthony Liguori static int sh_pci_device_init(SysBusDevice *dev) 124cf154394SAurelien Jarno { 125b23ea25fSPaolo Bonzini PCIHostState *phb; 126cf154394SAurelien Jarno SHPCIState *s; 127cf154394SAurelien Jarno int i; 128cf154394SAurelien Jarno 129b23ea25fSPaolo Bonzini s = SH_PCI_HOST_BRIDGE(dev); 130b23ea25fSPaolo Bonzini phb = PCI_HOST_BRIDGE(s); 131cf154394SAurelien Jarno for (i = 0; i < 4; i++) { 132cf154394SAurelien Jarno sysbus_init_irq(dev, &s->irq[i]); 133cf154394SAurelien Jarno } 134b23ea25fSPaolo Bonzini phb->bus = pci_register_bus(DEVICE(dev), "pci", 135cf154394SAurelien Jarno sh_pci_set_irq, sh_pci_map_irq, 136aee97b84SAvi Kivity s->irq, 137aee97b84SAvi Kivity get_system_memory(), 138aee97b84SAvi Kivity get_system_io(), 13960a0e443SAlex Williamson PCI_DEVFN(0, 0), 4, TYPE_PCI_BUS); 14029776739SPaolo Bonzini memory_region_init_io(&s->memconfig_p4, OBJECT(s), &sh_pci_reg_ops, s, 141fb57117aSAvi Kivity "sh_pci", 0x224); 14229776739SPaolo Bonzini memory_region_init_alias(&s->memconfig_a7, OBJECT(s), "sh_pci.2", 14329776739SPaolo Bonzini &s->memconfig_p4, 0, 0x224); 1444759ab6bSPaolo Bonzini memory_region_init_alias(&s->isa, OBJECT(s), "sh_pci.isa", 1454759ab6bSPaolo Bonzini get_system_io(), 0, 0x40000); 1468c106233SBenoît Canet sysbus_init_mmio(dev, &s->memconfig_p4); 147750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->memconfig_a7); 1488c106233SBenoît Canet s->iobr = 0xfe240000; 1498c106233SBenoît Canet memory_region_add_subregion(get_system_memory(), s->iobr, &s->isa); 1508c106233SBenoît Canet 151b23ea25fSPaolo Bonzini s->dev = pci_create_simple(phb->bus, PCI_DEVFN(0, 0), "sh_pci_host"); 152cf154394SAurelien Jarno return 0; 153cf154394SAurelien Jarno } 154cf154394SAurelien Jarno 1559f23b27dSCao jin static void sh_pci_host_realize(PCIDevice *d, Error **errp) 156cf154394SAurelien Jarno { 157cf154394SAurelien Jarno pci_set_word(d->config + PCI_COMMAND, PCI_COMMAND_WAIT); 158cf154394SAurelien Jarno pci_set_word(d->config + PCI_STATUS, PCI_STATUS_CAP_LIST | 159cf154394SAurelien Jarno PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM); 160cf154394SAurelien Jarno } 161cf154394SAurelien Jarno 16240021f08SAnthony Liguori static void sh_pci_host_class_init(ObjectClass *klass, void *data) 16340021f08SAnthony Liguori { 16440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 16508c58f92SMarkus Armbruster DeviceClass *dc = DEVICE_CLASS(klass); 16640021f08SAnthony Liguori 1679f23b27dSCao jin k->realize = sh_pci_host_realize; 16840021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_HITACHI; 16940021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_HITACHI_SH7751R; 17008c58f92SMarkus Armbruster /* 17108c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 17208c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 17308c58f92SMarkus Armbruster */ 17408c58f92SMarkus Armbruster dc->cannot_instantiate_with_device_add_yet = true; 17540021f08SAnthony Liguori } 17640021f08SAnthony Liguori 1778c43a6f0SAndreas Färber static const TypeInfo sh_pci_host_info = { 17840021f08SAnthony Liguori .name = "sh_pci_host", 17939bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 18039bffca2SAnthony Liguori .instance_size = sizeof(PCIDevice), 18140021f08SAnthony Liguori .class_init = sh_pci_host_class_init, 182cf154394SAurelien Jarno }; 183cf154394SAurelien Jarno 184999e12bbSAnthony Liguori static void sh_pci_device_class_init(ObjectClass *klass, void *data) 185999e12bbSAnthony Liguori { 186999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 187999e12bbSAnthony Liguori 188999e12bbSAnthony Liguori sdc->init = sh_pci_device_init; 189999e12bbSAnthony Liguori } 190999e12bbSAnthony Liguori 1918c43a6f0SAndreas Färber static const TypeInfo sh_pci_device_info = { 192b23ea25fSPaolo Bonzini .name = TYPE_SH_PCI_HOST_BRIDGE, 193b23ea25fSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE, 19439bffca2SAnthony Liguori .instance_size = sizeof(SHPCIState), 195999e12bbSAnthony Liguori .class_init = sh_pci_device_class_init, 196999e12bbSAnthony Liguori }; 197999e12bbSAnthony Liguori 19883f7d43aSAndreas Färber static void sh_pci_register_types(void) 199cf154394SAurelien Jarno { 20039bffca2SAnthony Liguori type_register_static(&sh_pci_device_info); 20139bffca2SAnthony Liguori type_register_static(&sh_pci_host_info); 202cf154394SAurelien Jarno } 203cf154394SAurelien Jarno 20483f7d43aSAndreas Färber type_init(sh_pci_register_types) 205