xref: /qemu/hw/pci-host/sh_pci.c (revision 8e5c952b370b57beb642826882c80e1b66a9cf12)
11e5459a3Sbalrog /*
21e5459a3Sbalrog  * SuperH on-chip PCIC emulation.
31e5459a3Sbalrog  *
41e5459a3Sbalrog  * Copyright (c) 2008 Takashi YOSHII
51e5459a3Sbalrog  *
61e5459a3Sbalrog  * Permission is hereby granted, free of charge, to any person obtaining a copy
71e5459a3Sbalrog  * of this software and associated documentation files (the "Software"), to deal
81e5459a3Sbalrog  * in the Software without restriction, including without limitation the rights
91e5459a3Sbalrog  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
101e5459a3Sbalrog  * copies of the Software, and to permit persons to whom the Software is
111e5459a3Sbalrog  * furnished to do so, subject to the following conditions:
121e5459a3Sbalrog  *
131e5459a3Sbalrog  * The above copyright notice and this permission notice shall be included in
141e5459a3Sbalrog  * all copies or substantial portions of the Software.
151e5459a3Sbalrog  *
161e5459a3Sbalrog  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
171e5459a3Sbalrog  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
181e5459a3Sbalrog  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
191e5459a3Sbalrog  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
201e5459a3Sbalrog  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
211e5459a3Sbalrog  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
221e5459a3Sbalrog  * THE SOFTWARE.
231e5459a3Sbalrog  */
240b8fa32fSMarkus Armbruster 
259d4c9946SPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
270d09e41aSPaolo Bonzini #include "hw/sh4/sh.h"
2864552b6bSMarkus Armbruster #include "hw/irq.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
3083c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h"
311de7afc9SPaolo Bonzini #include "qemu/bswap.h"
320b8fa32fSMarkus Armbruster #include "qemu/module.h"
33022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
341e5459a3Sbalrog 
35b23ea25fSPaolo Bonzini #define TYPE_SH_PCI_HOST_BRIDGE "sh_pci"
36b23ea25fSPaolo Bonzini 
37b23ea25fSPaolo Bonzini #define SH_PCI_HOST_BRIDGE(obj) \
38b23ea25fSPaolo Bonzini     OBJECT_CHECK(SHPCIState, (obj), TYPE_SH_PCI_HOST_BRIDGE)
39b23ea25fSPaolo Bonzini 
40cf154394SAurelien Jarno typedef struct SHPCIState {
41b23ea25fSPaolo Bonzini     PCIHostState parent_obj;
42b23ea25fSPaolo Bonzini 
431e5459a3Sbalrog     PCIDevice *dev;
44cf154394SAurelien Jarno     qemu_irq irq[4];
45fb57117aSAvi Kivity     MemoryRegion memconfig_p4;
46fb57117aSAvi Kivity     MemoryRegion memconfig_a7;
47fb57117aSAvi Kivity     MemoryRegion isa;
481e5459a3Sbalrog     uint32_t par;
491e5459a3Sbalrog     uint32_t mbr;
501e5459a3Sbalrog     uint32_t iobr;
51cf154394SAurelien Jarno } SHPCIState;
521e5459a3Sbalrog 
53a8170e5eSAvi Kivity static void sh_pci_reg_write (void *p, hwaddr addr, uint64_t val,
54fb57117aSAvi Kivity                               unsigned size)
551e5459a3Sbalrog {
56cf154394SAurelien Jarno     SHPCIState *pcic = p;
57b23ea25fSPaolo Bonzini     PCIHostState *phb = PCI_HOST_BRIDGE(pcic);
58b23ea25fSPaolo Bonzini 
591e5459a3Sbalrog     switch(addr) {
601e5459a3Sbalrog     case 0 ... 0xfc:
61b7a51124SPeter Maydell         stl_le_p(pcic->dev->config + addr, val);
621e5459a3Sbalrog         break;
631e5459a3Sbalrog     case 0x1c0:
641e5459a3Sbalrog         pcic->par = val;
651e5459a3Sbalrog         break;
661e5459a3Sbalrog     case 0x1c4:
675ba9e952SAurelien Jarno         pcic->mbr = val & 0xff000001;
681e5459a3Sbalrog         break;
691e5459a3Sbalrog     case 0x1c8:
705ba9e952SAurelien Jarno         pcic->iobr = val & 0xfffc0001;
7147d2d36cSGuenter Roeck         memory_region_set_alias_offset(&pcic->isa, val & 0xfffc0000);
721e5459a3Sbalrog         break;
731e5459a3Sbalrog     case 0x220:
74b23ea25fSPaolo Bonzini         pci_data_write(phb->bus, pcic->par, val, 4);
751e5459a3Sbalrog         break;
761e5459a3Sbalrog     }
771e5459a3Sbalrog }
781e5459a3Sbalrog 
79a8170e5eSAvi Kivity static uint64_t sh_pci_reg_read (void *p, hwaddr addr,
80fb57117aSAvi Kivity                                  unsigned size)
811e5459a3Sbalrog {
82cf154394SAurelien Jarno     SHPCIState *pcic = p;
83b23ea25fSPaolo Bonzini     PCIHostState *phb = PCI_HOST_BRIDGE(pcic);
84b23ea25fSPaolo Bonzini 
851e5459a3Sbalrog     switch(addr) {
861e5459a3Sbalrog     case 0 ... 0xfc:
87b7a51124SPeter Maydell         return ldl_le_p(pcic->dev->config + addr);
881e5459a3Sbalrog     case 0x1c0:
891e5459a3Sbalrog         return pcic->par;
905ba9e952SAurelien Jarno     case 0x1c4:
915ba9e952SAurelien Jarno         return pcic->mbr;
925ba9e952SAurelien Jarno     case 0x1c8:
935ba9e952SAurelien Jarno         return pcic->iobr;
941e5459a3Sbalrog     case 0x220:
95b23ea25fSPaolo Bonzini         return pci_data_read(phb->bus, pcic->par, 4);
961e5459a3Sbalrog     }
971e5459a3Sbalrog     return 0;
981e5459a3Sbalrog }
991e5459a3Sbalrog 
100fb57117aSAvi Kivity static const MemoryRegionOps sh_pci_reg_ops = {
101fb57117aSAvi Kivity     .read = sh_pci_reg_read,
102fb57117aSAvi Kivity     .write = sh_pci_reg_write,
103fb57117aSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
104fb57117aSAvi Kivity     .valid = {
105fb57117aSAvi Kivity         .min_access_size = 4,
106fb57117aSAvi Kivity         .max_access_size = 4,
107fb57117aSAvi Kivity     },
1081e5459a3Sbalrog };
1091e5459a3Sbalrog 
110cf154394SAurelien Jarno static int sh_pci_map_irq(PCIDevice *d, int irq_num)
1111e5459a3Sbalrog {
112cf154394SAurelien Jarno     return (d->devfn >> 3);
1131e5459a3Sbalrog }
114cf154394SAurelien Jarno 
115cf154394SAurelien Jarno static void sh_pci_set_irq(void *opaque, int irq_num, int level)
116cf154394SAurelien Jarno {
117cf154394SAurelien Jarno     qemu_irq *pic = opaque;
118cf154394SAurelien Jarno 
119cf154394SAurelien Jarno     qemu_set_irq(pic[irq_num], level);
120cf154394SAurelien Jarno }
121cf154394SAurelien Jarno 
1220e372e58SPhilippe Mathieu-Daudé static void sh_pci_device_realize(DeviceState *dev, Error **errp)
123cf154394SAurelien Jarno {
1240e372e58SPhilippe Mathieu-Daudé     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1250e372e58SPhilippe Mathieu-Daudé     SHPCIState *s = SH_PCI_HOST_BRIDGE(dev);
1260e372e58SPhilippe Mathieu-Daudé     PCIHostState *phb = PCI_HOST_BRIDGE(s);
127cf154394SAurelien Jarno     int i;
128cf154394SAurelien Jarno 
129cf154394SAurelien Jarno     for (i = 0; i < 4; i++) {
1300e372e58SPhilippe Mathieu-Daudé         sysbus_init_irq(sbd, &s->irq[i]);
131cf154394SAurelien Jarno     }
132*8e5c952bSPhilippe Mathieu-Daudé     phb->bus = pci_register_root_bus(dev, "pci",
133cf154394SAurelien Jarno                                      sh_pci_set_irq, sh_pci_map_irq,
134aee97b84SAvi Kivity                                      s->irq,
135aee97b84SAvi Kivity                                      get_system_memory(),
136aee97b84SAvi Kivity                                      get_system_io(),
13760a0e443SAlex Williamson                                      PCI_DEVFN(0, 0), 4, TYPE_PCI_BUS);
13829776739SPaolo Bonzini     memory_region_init_io(&s->memconfig_p4, OBJECT(s), &sh_pci_reg_ops, s,
139fb57117aSAvi Kivity                           "sh_pci", 0x224);
14029776739SPaolo Bonzini     memory_region_init_alias(&s->memconfig_a7, OBJECT(s), "sh_pci.2",
14129776739SPaolo Bonzini                              &s->memconfig_p4, 0, 0x224);
1424759ab6bSPaolo Bonzini     memory_region_init_alias(&s->isa, OBJECT(s), "sh_pci.isa",
1434759ab6bSPaolo Bonzini                              get_system_io(), 0, 0x40000);
1440e372e58SPhilippe Mathieu-Daudé     sysbus_init_mmio(sbd, &s->memconfig_p4);
1450e372e58SPhilippe Mathieu-Daudé     sysbus_init_mmio(sbd, &s->memconfig_a7);
14647d2d36cSGuenter Roeck     memory_region_add_subregion(get_system_memory(), 0xfe240000, &s->isa);
1478c106233SBenoît Canet 
148b23ea25fSPaolo Bonzini     s->dev = pci_create_simple(phb->bus, PCI_DEVFN(0, 0), "sh_pci_host");
149cf154394SAurelien Jarno }
150cf154394SAurelien Jarno 
1519f23b27dSCao jin static void sh_pci_host_realize(PCIDevice *d, Error **errp)
152cf154394SAurelien Jarno {
153cf154394SAurelien Jarno     pci_set_word(d->config + PCI_COMMAND, PCI_COMMAND_WAIT);
154cf154394SAurelien Jarno     pci_set_word(d->config + PCI_STATUS, PCI_STATUS_CAP_LIST |
155cf154394SAurelien Jarno                  PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM);
156cf154394SAurelien Jarno }
157cf154394SAurelien Jarno 
15840021f08SAnthony Liguori static void sh_pci_host_class_init(ObjectClass *klass, void *data)
15940021f08SAnthony Liguori {
16040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
16108c58f92SMarkus Armbruster     DeviceClass *dc = DEVICE_CLASS(klass);
16240021f08SAnthony Liguori 
1639f23b27dSCao jin     k->realize = sh_pci_host_realize;
16440021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_HITACHI;
16540021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_HITACHI_SH7751R;
16608c58f92SMarkus Armbruster     /*
16708c58f92SMarkus Armbruster      * PCI-facing part of the host bridge, not usable without the
16808c58f92SMarkus Armbruster      * host-facing part, which can't be device_add'ed, yet.
16908c58f92SMarkus Armbruster      */
170e90f2a8cSEduardo Habkost     dc->user_creatable = false;
17140021f08SAnthony Liguori }
17240021f08SAnthony Liguori 
1738c43a6f0SAndreas Färber static const TypeInfo sh_pci_host_info = {
17440021f08SAnthony Liguori     .name          = "sh_pci_host",
17539bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
17639bffca2SAnthony Liguori     .instance_size = sizeof(PCIDevice),
17740021f08SAnthony Liguori     .class_init    = sh_pci_host_class_init,
178fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
179fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
180fd3b02c8SEduardo Habkost         { },
181fd3b02c8SEduardo Habkost     },
182cf154394SAurelien Jarno };
183cf154394SAurelien Jarno 
184999e12bbSAnthony Liguori static void sh_pci_device_class_init(ObjectClass *klass, void *data)
185999e12bbSAnthony Liguori {
1860e372e58SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
187999e12bbSAnthony Liguori 
1880e372e58SPhilippe Mathieu-Daudé     dc->realize = sh_pci_device_realize;
189999e12bbSAnthony Liguori }
190999e12bbSAnthony Liguori 
1918c43a6f0SAndreas Färber static const TypeInfo sh_pci_device_info = {
192b23ea25fSPaolo Bonzini     .name          = TYPE_SH_PCI_HOST_BRIDGE,
193b23ea25fSPaolo Bonzini     .parent        = TYPE_PCI_HOST_BRIDGE,
19439bffca2SAnthony Liguori     .instance_size = sizeof(SHPCIState),
195999e12bbSAnthony Liguori     .class_init    = sh_pci_device_class_init,
196999e12bbSAnthony Liguori };
197999e12bbSAnthony Liguori 
19883f7d43aSAndreas Färber static void sh_pci_register_types(void)
199cf154394SAurelien Jarno {
20039bffca2SAnthony Liguori     type_register_static(&sh_pci_device_info);
20139bffca2SAnthony Liguori     type_register_static(&sh_pci_host_info);
202cf154394SAurelien Jarno }
203cf154394SAurelien Jarno 
20483f7d43aSAndreas Färber type_init(sh_pci_register_types)
205