xref: /qemu/hw/pci-host/gpex.c (revision a6091108aa44e9017af4ca13c43f55a629e3744c)
14d8fde11SAlexander Graf /*
24d8fde11SAlexander Graf  * QEMU Generic PCI Express Bridge Emulation
34d8fde11SAlexander Graf  *
44d8fde11SAlexander Graf  * Copyright (C) 2015 Alexander Graf <agraf@suse.de>
54d8fde11SAlexander Graf  *
64d8fde11SAlexander Graf  * Code loosely based on q35.c.
74d8fde11SAlexander Graf  *
84d8fde11SAlexander Graf  * Permission is hereby granted, free of charge, to any person obtaining a copy
94d8fde11SAlexander Graf  * of this software and associated documentation files (the "Software"), to deal
104d8fde11SAlexander Graf  * in the Software without restriction, including without limitation the rights
114d8fde11SAlexander Graf  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
124d8fde11SAlexander Graf  * copies of the Software, and to permit persons to whom the Software is
134d8fde11SAlexander Graf  * furnished to do so, subject to the following conditions:
144d8fde11SAlexander Graf  *
154d8fde11SAlexander Graf  * The above copyright notice and this permission notice shall be included in
164d8fde11SAlexander Graf  * all copies or substantial portions of the Software.
174d8fde11SAlexander Graf  *
184d8fde11SAlexander Graf  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
194d8fde11SAlexander Graf  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
204d8fde11SAlexander Graf  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
214d8fde11SAlexander Graf  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
224d8fde11SAlexander Graf  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
234d8fde11SAlexander Graf  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
244d8fde11SAlexander Graf  * THE SOFTWARE.
254d8fde11SAlexander Graf  *
264d8fde11SAlexander Graf  * Check out these documents for more information on the device:
274d8fde11SAlexander Graf  *
284d8fde11SAlexander Graf  * http://www.kernel.org/doc/Documentation/devicetree/bindings/pci/host-generic-pci.txt
294d8fde11SAlexander Graf  * http://www.firmware.org/1275/practice/imap/imap0_9d.pdf
304d8fde11SAlexander Graf  */
310b8fa32fSMarkus Armbruster 
3297d5408fSPeter Maydell #include "qemu/osdep.h"
33aff39be0SThomas Huth #include "qapi/error.h"
3464552b6bSMarkus Armbruster #include "hw/irq.h"
354d8fde11SAlexander Graf #include "hw/pci-host/gpex.h"
36a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
37d6454270SMarkus Armbruster #include "migration/vmstate.h"
380b8fa32fSMarkus Armbruster #include "qemu/module.h"
394d8fde11SAlexander Graf 
404d8fde11SAlexander Graf /****************************************************************************
414d8fde11SAlexander Graf  * GPEX host
424d8fde11SAlexander Graf  */
434d8fde11SAlexander Graf 
444d8fde11SAlexander Graf static void gpex_set_irq(void *opaque, int irq_num, int level)
454d8fde11SAlexander Graf {
464d8fde11SAlexander Graf     GPEXHost *s = opaque;
474d8fde11SAlexander Graf 
484d8fde11SAlexander Graf     qemu_set_irq(s->irq[irq_num], level);
494d8fde11SAlexander Graf }
504d8fde11SAlexander Graf 
5170bfdce6SPranavkumar Sawargaonkar int gpex_set_irq_num(GPEXHost *s, int index, int gsi)
5270bfdce6SPranavkumar Sawargaonkar {
5370bfdce6SPranavkumar Sawargaonkar     if (index >= GPEX_NUM_IRQS) {
5470bfdce6SPranavkumar Sawargaonkar         return -EINVAL;
5570bfdce6SPranavkumar Sawargaonkar     }
5670bfdce6SPranavkumar Sawargaonkar 
5770bfdce6SPranavkumar Sawargaonkar     s->irq_num[index] = gsi;
5870bfdce6SPranavkumar Sawargaonkar     return 0;
5970bfdce6SPranavkumar Sawargaonkar }
6070bfdce6SPranavkumar Sawargaonkar 
61d464814aSPranavkumar Sawargaonkar static PCIINTxRoute gpex_route_intx_pin_to_irq(void *opaque, int pin)
62d464814aSPranavkumar Sawargaonkar {
63d464814aSPranavkumar Sawargaonkar     PCIINTxRoute route;
64d464814aSPranavkumar Sawargaonkar     GPEXHost *s = opaque;
65168df2deSEric Auger     int gsi = s->irq_num[pin];
66d464814aSPranavkumar Sawargaonkar 
67168df2deSEric Auger     route.irq = gsi;
68168df2deSEric Auger     if (gsi < 0) {
69168df2deSEric Auger         route.mode = PCI_INTX_DISABLED;
70168df2deSEric Auger     } else {
71d464814aSPranavkumar Sawargaonkar         route.mode = PCI_INTX_ENABLED;
72168df2deSEric Auger     }
73d464814aSPranavkumar Sawargaonkar 
74d464814aSPranavkumar Sawargaonkar     return route;
75d464814aSPranavkumar Sawargaonkar }
76d464814aSPranavkumar Sawargaonkar 
774d8fde11SAlexander Graf static void gpex_host_realize(DeviceState *dev, Error **errp)
784d8fde11SAlexander Graf {
794d8fde11SAlexander Graf     PCIHostState *pci = PCI_HOST_BRIDGE(dev);
804d8fde11SAlexander Graf     GPEXHost *s = GPEX_HOST(dev);
814d8fde11SAlexander Graf     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
824d8fde11SAlexander Graf     PCIExpressHost *pex = PCIE_HOST_BRIDGE(dev);
834d8fde11SAlexander Graf     int i;
844d8fde11SAlexander Graf 
854d8fde11SAlexander Graf     pcie_host_mmcfg_init(pex, PCIE_MMCFG_SIZE_MAX);
86*a6091108SPeter Maydell     sysbus_init_mmio(sbd, &pex->mmio);
87*a6091108SPeter Maydell 
88*a6091108SPeter Maydell     /*
89*a6091108SPeter Maydell      * Note that the MemoryRegions io_mmio and io_ioport that we pass
90*a6091108SPeter Maydell      * to pci_register_root_bus() are not the same as the
91*a6091108SPeter Maydell      * MemoryRegions io_mmio_window and io_ioport_window that we
92*a6091108SPeter Maydell      * expose as SysBus MRs. The difference is in the behaviour of
93*a6091108SPeter Maydell      * accesses to addresses where no PCI device has been mapped.
94*a6091108SPeter Maydell      *
95*a6091108SPeter Maydell      * io_mmio and io_ioport are the underlying PCI view of the PCI
96*a6091108SPeter Maydell      * address space, and when a PCI device does a bus master access
97*a6091108SPeter Maydell      * to a bad address this is reported back to it as a transaction
98*a6091108SPeter Maydell      * failure.
99*a6091108SPeter Maydell      *
100*a6091108SPeter Maydell      * io_mmio_window and io_ioport_window implement "unmapped
101*a6091108SPeter Maydell      * addresses read as -1 and ignore writes"; this is traditional
102*a6091108SPeter Maydell      * x86 PC behaviour, which is not mandated by the PCI spec proper
103*a6091108SPeter Maydell      * but expected by much PCI-using guest software, including Linux.
104*a6091108SPeter Maydell      *
105*a6091108SPeter Maydell      * In the interests of not being unnecessarily surprising, we
106*a6091108SPeter Maydell      * implement it in the gpex PCI host controller, by providing the
107*a6091108SPeter Maydell      * _window MRs, which are containers with io ops that implement
108*a6091108SPeter Maydell      * the 'background' behaviour and which hold the real PCI MRs as
109*a6091108SPeter Maydell      * subregions.
110*a6091108SPeter Maydell      */
1114d8fde11SAlexander Graf     memory_region_init(&s->io_mmio, OBJECT(s), "gpex_mmio", UINT64_MAX);
1124d8fde11SAlexander Graf     memory_region_init(&s->io_ioport, OBJECT(s), "gpex_ioport", 64 * 1024);
1134d8fde11SAlexander Graf 
114*a6091108SPeter Maydell     if (s->allow_unmapped_accesses) {
115*a6091108SPeter Maydell         memory_region_init_io(&s->io_mmio_window, OBJECT(s),
116*a6091108SPeter Maydell                               &unassigned_io_ops, OBJECT(s),
117*a6091108SPeter Maydell                               "gpex_mmio_window", UINT64_MAX);
118*a6091108SPeter Maydell         memory_region_init_io(&s->io_ioport_window, OBJECT(s),
119*a6091108SPeter Maydell                               &unassigned_io_ops, OBJECT(s),
120*a6091108SPeter Maydell                               "gpex_ioport_window", 64 * 1024);
121*a6091108SPeter Maydell 
122*a6091108SPeter Maydell         memory_region_add_subregion(&s->io_mmio_window, 0, &s->io_mmio);
123*a6091108SPeter Maydell         memory_region_add_subregion(&s->io_ioport_window, 0, &s->io_ioport);
124*a6091108SPeter Maydell         sysbus_init_mmio(sbd, &s->io_mmio_window);
125*a6091108SPeter Maydell         sysbus_init_mmio(sbd, &s->io_ioport_window);
126*a6091108SPeter Maydell     } else {
1274d8fde11SAlexander Graf         sysbus_init_mmio(sbd, &s->io_mmio);
1284d8fde11SAlexander Graf         sysbus_init_mmio(sbd, &s->io_ioport);
129*a6091108SPeter Maydell     }
130*a6091108SPeter Maydell 
1314d8fde11SAlexander Graf     for (i = 0; i < GPEX_NUM_IRQS; i++) {
1324d8fde11SAlexander Graf         sysbus_init_irq(sbd, &s->irq[i]);
133168df2deSEric Auger         s->irq_num[i] = -1;
1344d8fde11SAlexander Graf     }
1354d8fde11SAlexander Graf 
1361115ff6dSDavid Gibson     pci->bus = pci_register_root_bus(dev, "pcie.0", gpex_set_irq,
1374d8fde11SAlexander Graf                                      pci_swizzle_map_irq_fn, s, &s->io_mmio,
1384d8fde11SAlexander Graf                                      &s->io_ioport, 0, 4, TYPE_PCIE_BUS);
1394d8fde11SAlexander Graf 
140d464814aSPranavkumar Sawargaonkar     pci_bus_set_route_irq_fn(pci->bus, gpex_route_intx_pin_to_irq);
14199ba777eSMarkus Armbruster     qdev_realize(DEVICE(&s->gpex_root), BUS(pci->bus), &error_fatal);
1424d8fde11SAlexander Graf }
1434d8fde11SAlexander Graf 
1444d8fde11SAlexander Graf static const char *gpex_host_root_bus_path(PCIHostState *host_bridge,
1454d8fde11SAlexander Graf                                           PCIBus *rootbus)
1464d8fde11SAlexander Graf {
1474d8fde11SAlexander Graf     return "0000:00";
1484d8fde11SAlexander Graf }
1494d8fde11SAlexander Graf 
150*a6091108SPeter Maydell static Property gpex_host_properties[] = {
151*a6091108SPeter Maydell     /*
152*a6091108SPeter Maydell      * Permit CPU accesses to unmapped areas of the PIO and MMIO windows
153*a6091108SPeter Maydell      * (discarding writes and returning -1 for reads) rather than aborting.
154*a6091108SPeter Maydell      */
155*a6091108SPeter Maydell     DEFINE_PROP_BOOL("allow-unmapped-accesses", GPEXHost,
156*a6091108SPeter Maydell                      allow_unmapped_accesses, true),
157*a6091108SPeter Maydell     DEFINE_PROP_END_OF_LIST(),
158*a6091108SPeter Maydell };
159*a6091108SPeter Maydell 
1604d8fde11SAlexander Graf static void gpex_host_class_init(ObjectClass *klass, void *data)
1614d8fde11SAlexander Graf {
1624d8fde11SAlexander Graf     DeviceClass *dc = DEVICE_CLASS(klass);
1634d8fde11SAlexander Graf     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
1644d8fde11SAlexander Graf 
1654d8fde11SAlexander Graf     hc->root_bus_path = gpex_host_root_bus_path;
1664d8fde11SAlexander Graf     dc->realize = gpex_host_realize;
1674d8fde11SAlexander Graf     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
1684d8fde11SAlexander Graf     dc->fw_name = "pci";
169*a6091108SPeter Maydell     device_class_set_props(dc, gpex_host_properties);
1704d8fde11SAlexander Graf }
1714d8fde11SAlexander Graf 
1724d8fde11SAlexander Graf static void gpex_host_initfn(Object *obj)
1734d8fde11SAlexander Graf {
1744d8fde11SAlexander Graf     GPEXHost *s = GPEX_HOST(obj);
1754d8fde11SAlexander Graf     GPEXRootState *root = &s->gpex_root;
1764d8fde11SAlexander Graf 
1779fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "gpex_root", root, TYPE_GPEX_ROOT_DEVICE);
178446de8b6SMarc-André Lureau     qdev_prop_set_int32(DEVICE(root), "addr", PCI_DEVFN(0, 0));
1794d8fde11SAlexander Graf     qdev_prop_set_bit(DEVICE(root), "multifunction", false);
1804d8fde11SAlexander Graf }
1814d8fde11SAlexander Graf 
1824d8fde11SAlexander Graf static const TypeInfo gpex_host_info = {
1834d8fde11SAlexander Graf     .name       = TYPE_GPEX_HOST,
1844d8fde11SAlexander Graf     .parent     = TYPE_PCIE_HOST_BRIDGE,
1854d8fde11SAlexander Graf     .instance_size = sizeof(GPEXHost),
1864d8fde11SAlexander Graf     .instance_init = gpex_host_initfn,
1874d8fde11SAlexander Graf     .class_init = gpex_host_class_init,
1884d8fde11SAlexander Graf };
1894d8fde11SAlexander Graf 
1904d8fde11SAlexander Graf /****************************************************************************
1914d8fde11SAlexander Graf  * GPEX Root D0:F0
1924d8fde11SAlexander Graf  */
1934d8fde11SAlexander Graf 
1944d8fde11SAlexander Graf static const VMStateDescription vmstate_gpex_root = {
1954d8fde11SAlexander Graf     .name = "gpex_root",
1964d8fde11SAlexander Graf     .version_id = 1,
1974d8fde11SAlexander Graf     .minimum_version_id = 1,
1984d8fde11SAlexander Graf     .fields = (VMStateField[]) {
1994d8fde11SAlexander Graf         VMSTATE_PCI_DEVICE(parent_obj, GPEXRootState),
2004d8fde11SAlexander Graf         VMSTATE_END_OF_LIST()
2014d8fde11SAlexander Graf     }
2024d8fde11SAlexander Graf };
2034d8fde11SAlexander Graf 
2044d8fde11SAlexander Graf static void gpex_root_class_init(ObjectClass *klass, void *data)
2054d8fde11SAlexander Graf {
2064d8fde11SAlexander Graf     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2074d8fde11SAlexander Graf     DeviceClass *dc = DEVICE_CLASS(klass);
2084d8fde11SAlexander Graf 
2094d8fde11SAlexander Graf     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
2104d8fde11SAlexander Graf     dc->desc = "QEMU generic PCIe host bridge";
2114d8fde11SAlexander Graf     dc->vmsd = &vmstate_gpex_root;
2124d8fde11SAlexander Graf     k->vendor_id = PCI_VENDOR_ID_REDHAT;
2134d8fde11SAlexander Graf     k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_HOST;
2144d8fde11SAlexander Graf     k->revision = 0;
2154d8fde11SAlexander Graf     k->class_id = PCI_CLASS_BRIDGE_HOST;
2164d8fde11SAlexander Graf     /*
2174d8fde11SAlexander Graf      * PCI-facing part of the host bridge, not usable without the
2184d8fde11SAlexander Graf      * host-facing part, which can't be device_add'ed, yet.
2194d8fde11SAlexander Graf      */
220e90f2a8cSEduardo Habkost     dc->user_creatable = false;
2214d8fde11SAlexander Graf }
2224d8fde11SAlexander Graf 
2234d8fde11SAlexander Graf static const TypeInfo gpex_root_info = {
2244d8fde11SAlexander Graf     .name = TYPE_GPEX_ROOT_DEVICE,
2254d8fde11SAlexander Graf     .parent = TYPE_PCI_DEVICE,
2264d8fde11SAlexander Graf     .instance_size = sizeof(GPEXRootState),
2274d8fde11SAlexander Graf     .class_init = gpex_root_class_init,
228fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
229fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
230fd3b02c8SEduardo Habkost         { },
231fd3b02c8SEduardo Habkost     },
2324d8fde11SAlexander Graf };
2334d8fde11SAlexander Graf 
2344d8fde11SAlexander Graf static void gpex_register(void)
2354d8fde11SAlexander Graf {
2364d8fde11SAlexander Graf     type_register_static(&gpex_root_info);
2374d8fde11SAlexander Graf     type_register_static(&gpex_host_info);
2384d8fde11SAlexander Graf }
2394d8fde11SAlexander Graf 
2404d8fde11SAlexander Graf type_init(gpex_register)
241