xref: /qemu/hw/pci-host/gpex.c (revision 12d1a768bdfea6e27a3a829228840d72507613a1)
14d8fde11SAlexander Graf /*
24d8fde11SAlexander Graf  * QEMU Generic PCI Express Bridge Emulation
34d8fde11SAlexander Graf  *
44d8fde11SAlexander Graf  * Copyright (C) 2015 Alexander Graf <agraf@suse.de>
54d8fde11SAlexander Graf  *
64d8fde11SAlexander Graf  * Code loosely based on q35.c.
74d8fde11SAlexander Graf  *
84d8fde11SAlexander Graf  * Permission is hereby granted, free of charge, to any person obtaining a copy
94d8fde11SAlexander Graf  * of this software and associated documentation files (the "Software"), to deal
104d8fde11SAlexander Graf  * in the Software without restriction, including without limitation the rights
114d8fde11SAlexander Graf  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
124d8fde11SAlexander Graf  * copies of the Software, and to permit persons to whom the Software is
134d8fde11SAlexander Graf  * furnished to do so, subject to the following conditions:
144d8fde11SAlexander Graf  *
154d8fde11SAlexander Graf  * The above copyright notice and this permission notice shall be included in
164d8fde11SAlexander Graf  * all copies or substantial portions of the Software.
174d8fde11SAlexander Graf  *
184d8fde11SAlexander Graf  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
194d8fde11SAlexander Graf  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
204d8fde11SAlexander Graf  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
214d8fde11SAlexander Graf  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
224d8fde11SAlexander Graf  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
234d8fde11SAlexander Graf  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
244d8fde11SAlexander Graf  * THE SOFTWARE.
254d8fde11SAlexander Graf  *
264d8fde11SAlexander Graf  * Check out these documents for more information on the device:
274d8fde11SAlexander Graf  *
284d8fde11SAlexander Graf  * http://www.kernel.org/doc/Documentation/devicetree/bindings/pci/host-generic-pci.txt
294d8fde11SAlexander Graf  * http://www.firmware.org/1275/practice/imap/imap0_9d.pdf
304d8fde11SAlexander Graf  */
310b8fa32fSMarkus Armbruster 
3297d5408fSPeter Maydell #include "qemu/osdep.h"
33aff39be0SThomas Huth #include "qapi/error.h"
3464552b6bSMarkus Armbruster #include "hw/irq.h"
35ff871d04SAlexander Graf #include "hw/pci/pci_bus.h"
364d8fde11SAlexander Graf #include "hw/pci-host/gpex.h"
37a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
38d6454270SMarkus Armbruster #include "migration/vmstate.h"
390b8fa32fSMarkus Armbruster #include "qemu/module.h"
404d8fde11SAlexander Graf 
414d8fde11SAlexander Graf /****************************************************************************
424d8fde11SAlexander Graf  * GPEX host
434d8fde11SAlexander Graf  */
444d8fde11SAlexander Graf 
45ff871d04SAlexander Graf struct GPEXIrq {
46ff871d04SAlexander Graf     qemu_irq irq;
47ff871d04SAlexander Graf     int irq_num;
48ff871d04SAlexander Graf };
49ff871d04SAlexander Graf 
504d8fde11SAlexander Graf static void gpex_set_irq(void *opaque, int irq_num, int level)
514d8fde11SAlexander Graf {
524d8fde11SAlexander Graf     GPEXHost *s = opaque;
534d8fde11SAlexander Graf 
54ff871d04SAlexander Graf     qemu_set_irq(s->irq[irq_num].irq, level);
554d8fde11SAlexander Graf }
564d8fde11SAlexander Graf 
5770bfdce6SPranavkumar Sawargaonkar int gpex_set_irq_num(GPEXHost *s, int index, int gsi)
5870bfdce6SPranavkumar Sawargaonkar {
59ff871d04SAlexander Graf     if (index >= s->num_irqs) {
6070bfdce6SPranavkumar Sawargaonkar         return -EINVAL;
6170bfdce6SPranavkumar Sawargaonkar     }
6270bfdce6SPranavkumar Sawargaonkar 
63ff871d04SAlexander Graf     s->irq[index].irq_num = gsi;
6470bfdce6SPranavkumar Sawargaonkar     return 0;
6570bfdce6SPranavkumar Sawargaonkar }
6670bfdce6SPranavkumar Sawargaonkar 
67d464814aSPranavkumar Sawargaonkar static PCIINTxRoute gpex_route_intx_pin_to_irq(void *opaque, int pin)
68d464814aSPranavkumar Sawargaonkar {
69d464814aSPranavkumar Sawargaonkar     PCIINTxRoute route;
70d464814aSPranavkumar Sawargaonkar     GPEXHost *s = opaque;
71ff871d04SAlexander Graf     int gsi = s->irq[pin].irq_num;
72d464814aSPranavkumar Sawargaonkar 
73168df2deSEric Auger     route.irq = gsi;
74168df2deSEric Auger     if (gsi < 0) {
75168df2deSEric Auger         route.mode = PCI_INTX_DISABLED;
76168df2deSEric Auger     } else {
77d464814aSPranavkumar Sawargaonkar         route.mode = PCI_INTX_ENABLED;
78168df2deSEric Auger     }
79d464814aSPranavkumar Sawargaonkar 
80d464814aSPranavkumar Sawargaonkar     return route;
81d464814aSPranavkumar Sawargaonkar }
82d464814aSPranavkumar Sawargaonkar 
83ff871d04SAlexander Graf static int gpex_swizzle_map_irq_fn(PCIDevice *pci_dev, int pin)
84ff871d04SAlexander Graf {
85ff871d04SAlexander Graf     PCIBus *bus = pci_device_root_bus(pci_dev);
86ff871d04SAlexander Graf 
87ff871d04SAlexander Graf     return (PCI_SLOT(pci_dev->devfn) + pin) % bus->nirq;
88ff871d04SAlexander Graf }
89ff871d04SAlexander Graf 
904d8fde11SAlexander Graf static void gpex_host_realize(DeviceState *dev, Error **errp)
914d8fde11SAlexander Graf {
924d8fde11SAlexander Graf     PCIHostState *pci = PCI_HOST_BRIDGE(dev);
934d8fde11SAlexander Graf     GPEXHost *s = GPEX_HOST(dev);
944d8fde11SAlexander Graf     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
954d8fde11SAlexander Graf     PCIExpressHost *pex = PCIE_HOST_BRIDGE(dev);
964d8fde11SAlexander Graf     int i;
974d8fde11SAlexander Graf 
98ff871d04SAlexander Graf     s->irq = g_malloc0_n(s->num_irqs, sizeof(*s->irq));
99ff871d04SAlexander Graf 
1004d8fde11SAlexander Graf     pcie_host_mmcfg_init(pex, PCIE_MMCFG_SIZE_MAX);
101a6091108SPeter Maydell     sysbus_init_mmio(sbd, &pex->mmio);
102a6091108SPeter Maydell 
103a6091108SPeter Maydell     /*
104a6091108SPeter Maydell      * Note that the MemoryRegions io_mmio and io_ioport that we pass
105a6091108SPeter Maydell      * to pci_register_root_bus() are not the same as the
106a6091108SPeter Maydell      * MemoryRegions io_mmio_window and io_ioport_window that we
107a6091108SPeter Maydell      * expose as SysBus MRs. The difference is in the behaviour of
108a6091108SPeter Maydell      * accesses to addresses where no PCI device has been mapped.
109a6091108SPeter Maydell      *
110a6091108SPeter Maydell      * io_mmio and io_ioport are the underlying PCI view of the PCI
111a6091108SPeter Maydell      * address space, and when a PCI device does a bus master access
112a6091108SPeter Maydell      * to a bad address this is reported back to it as a transaction
113a6091108SPeter Maydell      * failure.
114a6091108SPeter Maydell      *
115a6091108SPeter Maydell      * io_mmio_window and io_ioport_window implement "unmapped
116a6091108SPeter Maydell      * addresses read as -1 and ignore writes"; this is traditional
117a6091108SPeter Maydell      * x86 PC behaviour, which is not mandated by the PCI spec proper
118a6091108SPeter Maydell      * but expected by much PCI-using guest software, including Linux.
119a6091108SPeter Maydell      *
120a6091108SPeter Maydell      * In the interests of not being unnecessarily surprising, we
121a6091108SPeter Maydell      * implement it in the gpex PCI host controller, by providing the
122a6091108SPeter Maydell      * _window MRs, which are containers with io ops that implement
123a6091108SPeter Maydell      * the 'background' behaviour and which hold the real PCI MRs as
124a6091108SPeter Maydell      * subregions.
125a6091108SPeter Maydell      */
1264d8fde11SAlexander Graf     memory_region_init(&s->io_mmio, OBJECT(s), "gpex_mmio", UINT64_MAX);
1274d8fde11SAlexander Graf     memory_region_init(&s->io_ioport, OBJECT(s), "gpex_ioport", 64 * 1024);
1284d8fde11SAlexander Graf 
129a6091108SPeter Maydell     if (s->allow_unmapped_accesses) {
130a6091108SPeter Maydell         memory_region_init_io(&s->io_mmio_window, OBJECT(s),
131a6091108SPeter Maydell                               &unassigned_io_ops, OBJECT(s),
132a6091108SPeter Maydell                               "gpex_mmio_window", UINT64_MAX);
133a6091108SPeter Maydell         memory_region_init_io(&s->io_ioport_window, OBJECT(s),
134a6091108SPeter Maydell                               &unassigned_io_ops, OBJECT(s),
135a6091108SPeter Maydell                               "gpex_ioport_window", 64 * 1024);
136a6091108SPeter Maydell 
137a6091108SPeter Maydell         memory_region_add_subregion(&s->io_mmio_window, 0, &s->io_mmio);
138a6091108SPeter Maydell         memory_region_add_subregion(&s->io_ioport_window, 0, &s->io_ioport);
139a6091108SPeter Maydell         sysbus_init_mmio(sbd, &s->io_mmio_window);
140a6091108SPeter Maydell         sysbus_init_mmio(sbd, &s->io_ioport_window);
141a6091108SPeter Maydell     } else {
1424d8fde11SAlexander Graf         sysbus_init_mmio(sbd, &s->io_mmio);
1434d8fde11SAlexander Graf         sysbus_init_mmio(sbd, &s->io_ioport);
144a6091108SPeter Maydell     }
145a6091108SPeter Maydell 
146ff871d04SAlexander Graf     for (i = 0; i < s->num_irqs; i++) {
147ff871d04SAlexander Graf         sysbus_init_irq(sbd, &s->irq[i].irq);
148ff871d04SAlexander Graf         s->irq[i].irq_num = -1;
1494d8fde11SAlexander Graf     }
1504d8fde11SAlexander Graf 
1511115ff6dSDavid Gibson     pci->bus = pci_register_root_bus(dev, "pcie.0", gpex_set_irq,
152ff871d04SAlexander Graf                                      gpex_swizzle_map_irq_fn,
153ff871d04SAlexander Graf                                      s, &s->io_mmio, &s->io_ioport, 0,
154ff871d04SAlexander Graf                                      s->num_irqs, TYPE_PCIE_BUS);
1554d8fde11SAlexander Graf 
156d464814aSPranavkumar Sawargaonkar     pci_bus_set_route_irq_fn(pci->bus, gpex_route_intx_pin_to_irq);
15799ba777eSMarkus Armbruster     qdev_realize(DEVICE(&s->gpex_root), BUS(pci->bus), &error_fatal);
1584d8fde11SAlexander Graf }
1594d8fde11SAlexander Graf 
160ff871d04SAlexander Graf static void gpex_host_unrealize(DeviceState *dev)
161ff871d04SAlexander Graf {
162ff871d04SAlexander Graf     GPEXHost *s = GPEX_HOST(dev);
163ff871d04SAlexander Graf 
164ff871d04SAlexander Graf     g_free(s->irq);
165ff871d04SAlexander Graf }
166ff871d04SAlexander Graf 
1674d8fde11SAlexander Graf static const char *gpex_host_root_bus_path(PCIHostState *host_bridge,
1684d8fde11SAlexander Graf                                           PCIBus *rootbus)
1694d8fde11SAlexander Graf {
1704d8fde11SAlexander Graf     return "0000:00";
1714d8fde11SAlexander Graf }
1724d8fde11SAlexander Graf 
173909a5c0aSRichard Henderson static const Property gpex_host_properties[] = {
174a6091108SPeter Maydell     /*
175a6091108SPeter Maydell      * Permit CPU accesses to unmapped areas of the PIO and MMIO windows
176a6091108SPeter Maydell      * (discarding writes and returning -1 for reads) rather than aborting.
177a6091108SPeter Maydell      */
178a6091108SPeter Maydell     DEFINE_PROP_BOOL("allow-unmapped-accesses", GPEXHost,
179a6091108SPeter Maydell                      allow_unmapped_accesses, true),
1808f6a4874SSunil V L     DEFINE_PROP_UINT64(PCI_HOST_ECAM_BASE, GPEXHost, gpex_cfg.ecam.base, 0),
1818f6a4874SSunil V L     DEFINE_PROP_SIZE(PCI_HOST_ECAM_SIZE, GPEXHost, gpex_cfg.ecam.size, 0),
1828f6a4874SSunil V L     DEFINE_PROP_UINT64(PCI_HOST_PIO_BASE, GPEXHost, gpex_cfg.pio.base, 0),
1838f6a4874SSunil V L     DEFINE_PROP_SIZE(PCI_HOST_PIO_SIZE, GPEXHost, gpex_cfg.pio.size, 0),
1848f6a4874SSunil V L     DEFINE_PROP_UINT64(PCI_HOST_BELOW_4G_MMIO_BASE, GPEXHost,
1858f6a4874SSunil V L                        gpex_cfg.mmio32.base, 0),
1868f6a4874SSunil V L     DEFINE_PROP_SIZE(PCI_HOST_BELOW_4G_MMIO_SIZE, GPEXHost,
1878f6a4874SSunil V L                      gpex_cfg.mmio32.size, 0),
1888f6a4874SSunil V L     DEFINE_PROP_UINT64(PCI_HOST_ABOVE_4G_MMIO_BASE, GPEXHost,
1898f6a4874SSunil V L                        gpex_cfg.mmio64.base, 0),
1908f6a4874SSunil V L     DEFINE_PROP_SIZE(PCI_HOST_ABOVE_4G_MMIO_SIZE, GPEXHost,
1918f6a4874SSunil V L                      gpex_cfg.mmio64.size, 0),
192ff871d04SAlexander Graf     DEFINE_PROP_UINT8("num-irqs", GPEXHost, num_irqs, PCI_NUM_PINS),
193a6091108SPeter Maydell };
194a6091108SPeter Maydell 
195*12d1a768SPhilippe Mathieu-Daudé static void gpex_host_class_init(ObjectClass *klass, const void *data)
1964d8fde11SAlexander Graf {
1974d8fde11SAlexander Graf     DeviceClass *dc = DEVICE_CLASS(klass);
1984d8fde11SAlexander Graf     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
1994d8fde11SAlexander Graf 
2004d8fde11SAlexander Graf     hc->root_bus_path = gpex_host_root_bus_path;
2014d8fde11SAlexander Graf     dc->realize = gpex_host_realize;
202ff871d04SAlexander Graf     dc->unrealize = gpex_host_unrealize;
2034d8fde11SAlexander Graf     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
2044d8fde11SAlexander Graf     dc->fw_name = "pci";
205a6091108SPeter Maydell     device_class_set_props(dc, gpex_host_properties);
2064d8fde11SAlexander Graf }
2074d8fde11SAlexander Graf 
2084d8fde11SAlexander Graf static void gpex_host_initfn(Object *obj)
2094d8fde11SAlexander Graf {
2104d8fde11SAlexander Graf     GPEXHost *s = GPEX_HOST(obj);
2114d8fde11SAlexander Graf     GPEXRootState *root = &s->gpex_root;
2124d8fde11SAlexander Graf 
2139fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "gpex_root", root, TYPE_GPEX_ROOT_DEVICE);
214446de8b6SMarc-André Lureau     qdev_prop_set_int32(DEVICE(root), "addr", PCI_DEVFN(0, 0));
2154d8fde11SAlexander Graf     qdev_prop_set_bit(DEVICE(root), "multifunction", false);
2164d8fde11SAlexander Graf }
2174d8fde11SAlexander Graf 
2184d8fde11SAlexander Graf static const TypeInfo gpex_host_info = {
2194d8fde11SAlexander Graf     .name       = TYPE_GPEX_HOST,
2204d8fde11SAlexander Graf     .parent     = TYPE_PCIE_HOST_BRIDGE,
2214d8fde11SAlexander Graf     .instance_size = sizeof(GPEXHost),
2224d8fde11SAlexander Graf     .instance_init = gpex_host_initfn,
2234d8fde11SAlexander Graf     .class_init = gpex_host_class_init,
2244d8fde11SAlexander Graf };
2254d8fde11SAlexander Graf 
2264d8fde11SAlexander Graf /****************************************************************************
2274d8fde11SAlexander Graf  * GPEX Root D0:F0
2284d8fde11SAlexander Graf  */
2294d8fde11SAlexander Graf 
2304d8fde11SAlexander Graf static const VMStateDescription vmstate_gpex_root = {
2314d8fde11SAlexander Graf     .name = "gpex_root",
2324d8fde11SAlexander Graf     .version_id = 1,
2334d8fde11SAlexander Graf     .minimum_version_id = 1,
234e2bd53a3SRichard Henderson     .fields = (const VMStateField[]) {
2354d8fde11SAlexander Graf         VMSTATE_PCI_DEVICE(parent_obj, GPEXRootState),
2364d8fde11SAlexander Graf         VMSTATE_END_OF_LIST()
2374d8fde11SAlexander Graf     }
2384d8fde11SAlexander Graf };
2394d8fde11SAlexander Graf 
240*12d1a768SPhilippe Mathieu-Daudé static void gpex_root_class_init(ObjectClass *klass, const void *data)
2414d8fde11SAlexander Graf {
2424d8fde11SAlexander Graf     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2434d8fde11SAlexander Graf     DeviceClass *dc = DEVICE_CLASS(klass);
2444d8fde11SAlexander Graf 
2454d8fde11SAlexander Graf     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
2464d8fde11SAlexander Graf     dc->desc = "QEMU generic PCIe host bridge";
2474d8fde11SAlexander Graf     dc->vmsd = &vmstate_gpex_root;
2484d8fde11SAlexander Graf     k->vendor_id = PCI_VENDOR_ID_REDHAT;
2494d8fde11SAlexander Graf     k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_HOST;
2504d8fde11SAlexander Graf     k->revision = 0;
2514d8fde11SAlexander Graf     k->class_id = PCI_CLASS_BRIDGE_HOST;
2524d8fde11SAlexander Graf     /*
2534d8fde11SAlexander Graf      * PCI-facing part of the host bridge, not usable without the
2544d8fde11SAlexander Graf      * host-facing part, which can't be device_add'ed, yet.
2554d8fde11SAlexander Graf      */
256e90f2a8cSEduardo Habkost     dc->user_creatable = false;
2574d8fde11SAlexander Graf }
2584d8fde11SAlexander Graf 
2594d8fde11SAlexander Graf static const TypeInfo gpex_root_info = {
2604d8fde11SAlexander Graf     .name = TYPE_GPEX_ROOT_DEVICE,
2614d8fde11SAlexander Graf     .parent = TYPE_PCI_DEVICE,
2624d8fde11SAlexander Graf     .instance_size = sizeof(GPEXRootState),
2634d8fde11SAlexander Graf     .class_init = gpex_root_class_init,
264fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
265fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
266fd3b02c8SEduardo Habkost         { },
267fd3b02c8SEduardo Habkost     },
2684d8fde11SAlexander Graf };
2694d8fde11SAlexander Graf 
2704d8fde11SAlexander Graf static void gpex_register(void)
2714d8fde11SAlexander Graf {
2724d8fde11SAlexander Graf     type_register_static(&gpex_root_info);
2734d8fde11SAlexander Graf     type_register_static(&gpex_host_info);
2744d8fde11SAlexander Graf }
2754d8fde11SAlexander Graf 
2764d8fde11SAlexander Graf type_init(gpex_register)
277