xref: /qemu/hw/pci-host/gpex.c (revision 0b8fa32f551e863bb548a11394239239270dd3dc)
14d8fde11SAlexander Graf /*
24d8fde11SAlexander Graf  * QEMU Generic PCI Express Bridge Emulation
34d8fde11SAlexander Graf  *
44d8fde11SAlexander Graf  * Copyright (C) 2015 Alexander Graf <agraf@suse.de>
54d8fde11SAlexander Graf  *
64d8fde11SAlexander Graf  * Code loosely based on q35.c.
74d8fde11SAlexander Graf  *
84d8fde11SAlexander Graf  * Permission is hereby granted, free of charge, to any person obtaining a copy
94d8fde11SAlexander Graf  * of this software and associated documentation files (the "Software"), to deal
104d8fde11SAlexander Graf  * in the Software without restriction, including without limitation the rights
114d8fde11SAlexander Graf  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
124d8fde11SAlexander Graf  * copies of the Software, and to permit persons to whom the Software is
134d8fde11SAlexander Graf  * furnished to do so, subject to the following conditions:
144d8fde11SAlexander Graf  *
154d8fde11SAlexander Graf  * The above copyright notice and this permission notice shall be included in
164d8fde11SAlexander Graf  * all copies or substantial portions of the Software.
174d8fde11SAlexander Graf  *
184d8fde11SAlexander Graf  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
194d8fde11SAlexander Graf  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
204d8fde11SAlexander Graf  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
214d8fde11SAlexander Graf  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
224d8fde11SAlexander Graf  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
234d8fde11SAlexander Graf  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
244d8fde11SAlexander Graf  * THE SOFTWARE.
254d8fde11SAlexander Graf  *
264d8fde11SAlexander Graf  * Check out these documents for more information on the device:
274d8fde11SAlexander Graf  *
284d8fde11SAlexander Graf  * http://www.kernel.org/doc/Documentation/devicetree/bindings/pci/host-generic-pci.txt
294d8fde11SAlexander Graf  * http://www.firmware.org/1275/practice/imap/imap0_9d.pdf
304d8fde11SAlexander Graf  */
31*0b8fa32fSMarkus Armbruster 
3297d5408fSPeter Maydell #include "qemu/osdep.h"
33aff39be0SThomas Huth #include "qapi/error.h"
344d8fde11SAlexander Graf #include "hw/hw.h"
354d8fde11SAlexander Graf #include "hw/pci-host/gpex.h"
36*0b8fa32fSMarkus Armbruster #include "qemu/module.h"
374d8fde11SAlexander Graf 
384d8fde11SAlexander Graf /****************************************************************************
394d8fde11SAlexander Graf  * GPEX host
404d8fde11SAlexander Graf  */
414d8fde11SAlexander Graf 
424d8fde11SAlexander Graf static void gpex_set_irq(void *opaque, int irq_num, int level)
434d8fde11SAlexander Graf {
444d8fde11SAlexander Graf     GPEXHost *s = opaque;
454d8fde11SAlexander Graf 
464d8fde11SAlexander Graf     qemu_set_irq(s->irq[irq_num], level);
474d8fde11SAlexander Graf }
484d8fde11SAlexander Graf 
4970bfdce6SPranavkumar Sawargaonkar int gpex_set_irq_num(GPEXHost *s, int index, int gsi)
5070bfdce6SPranavkumar Sawargaonkar {
5170bfdce6SPranavkumar Sawargaonkar     if (index >= GPEX_NUM_IRQS) {
5270bfdce6SPranavkumar Sawargaonkar         return -EINVAL;
5370bfdce6SPranavkumar Sawargaonkar     }
5470bfdce6SPranavkumar Sawargaonkar 
5570bfdce6SPranavkumar Sawargaonkar     s->irq_num[index] = gsi;
5670bfdce6SPranavkumar Sawargaonkar     return 0;
5770bfdce6SPranavkumar Sawargaonkar }
5870bfdce6SPranavkumar Sawargaonkar 
59d464814aSPranavkumar Sawargaonkar static PCIINTxRoute gpex_route_intx_pin_to_irq(void *opaque, int pin)
60d464814aSPranavkumar Sawargaonkar {
61d464814aSPranavkumar Sawargaonkar     PCIINTxRoute route;
62d464814aSPranavkumar Sawargaonkar     GPEXHost *s = opaque;
63168df2deSEric Auger     int gsi = s->irq_num[pin];
64d464814aSPranavkumar Sawargaonkar 
65168df2deSEric Auger     route.irq = gsi;
66168df2deSEric Auger     if (gsi < 0) {
67168df2deSEric Auger         route.mode = PCI_INTX_DISABLED;
68168df2deSEric Auger     } else {
69d464814aSPranavkumar Sawargaonkar         route.mode = PCI_INTX_ENABLED;
70168df2deSEric Auger     }
71d464814aSPranavkumar Sawargaonkar 
72d464814aSPranavkumar Sawargaonkar     return route;
73d464814aSPranavkumar Sawargaonkar }
74d464814aSPranavkumar Sawargaonkar 
754d8fde11SAlexander Graf static void gpex_host_realize(DeviceState *dev, Error **errp)
764d8fde11SAlexander Graf {
774d8fde11SAlexander Graf     PCIHostState *pci = PCI_HOST_BRIDGE(dev);
784d8fde11SAlexander Graf     GPEXHost *s = GPEX_HOST(dev);
794d8fde11SAlexander Graf     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
804d8fde11SAlexander Graf     PCIExpressHost *pex = PCIE_HOST_BRIDGE(dev);
814d8fde11SAlexander Graf     int i;
824d8fde11SAlexander Graf 
834d8fde11SAlexander Graf     pcie_host_mmcfg_init(pex, PCIE_MMCFG_SIZE_MAX);
844d8fde11SAlexander Graf     memory_region_init(&s->io_mmio, OBJECT(s), "gpex_mmio", UINT64_MAX);
854d8fde11SAlexander Graf     memory_region_init(&s->io_ioport, OBJECT(s), "gpex_ioport", 64 * 1024);
864d8fde11SAlexander Graf 
874d8fde11SAlexander Graf     sysbus_init_mmio(sbd, &pex->mmio);
884d8fde11SAlexander Graf     sysbus_init_mmio(sbd, &s->io_mmio);
894d8fde11SAlexander Graf     sysbus_init_mmio(sbd, &s->io_ioport);
904d8fde11SAlexander Graf     for (i = 0; i < GPEX_NUM_IRQS; i++) {
914d8fde11SAlexander Graf         sysbus_init_irq(sbd, &s->irq[i]);
92168df2deSEric Auger         s->irq_num[i] = -1;
934d8fde11SAlexander Graf     }
944d8fde11SAlexander Graf 
951115ff6dSDavid Gibson     pci->bus = pci_register_root_bus(dev, "pcie.0", gpex_set_irq,
964d8fde11SAlexander Graf                                      pci_swizzle_map_irq_fn, s, &s->io_mmio,
974d8fde11SAlexander Graf                                      &s->io_ioport, 0, 4, TYPE_PCIE_BUS);
984d8fde11SAlexander Graf 
994d8fde11SAlexander Graf     qdev_set_parent_bus(DEVICE(&s->gpex_root), BUS(pci->bus));
100d464814aSPranavkumar Sawargaonkar     pci_bus_set_route_irq_fn(pci->bus, gpex_route_intx_pin_to_irq);
1014d8fde11SAlexander Graf     qdev_init_nofail(DEVICE(&s->gpex_root));
1024d8fde11SAlexander Graf }
1034d8fde11SAlexander Graf 
1044d8fde11SAlexander Graf static const char *gpex_host_root_bus_path(PCIHostState *host_bridge,
1054d8fde11SAlexander Graf                                           PCIBus *rootbus)
1064d8fde11SAlexander Graf {
1074d8fde11SAlexander Graf     return "0000:00";
1084d8fde11SAlexander Graf }
1094d8fde11SAlexander Graf 
1104d8fde11SAlexander Graf static void gpex_host_class_init(ObjectClass *klass, void *data)
1114d8fde11SAlexander Graf {
1124d8fde11SAlexander Graf     DeviceClass *dc = DEVICE_CLASS(klass);
1134d8fde11SAlexander Graf     PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
1144d8fde11SAlexander Graf 
1154d8fde11SAlexander Graf     hc->root_bus_path = gpex_host_root_bus_path;
1164d8fde11SAlexander Graf     dc->realize = gpex_host_realize;
1174d8fde11SAlexander Graf     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
1184d8fde11SAlexander Graf     dc->fw_name = "pci";
1194d8fde11SAlexander Graf }
1204d8fde11SAlexander Graf 
1214d8fde11SAlexander Graf static void gpex_host_initfn(Object *obj)
1224d8fde11SAlexander Graf {
1234d8fde11SAlexander Graf     GPEXHost *s = GPEX_HOST(obj);
1244d8fde11SAlexander Graf     GPEXRootState *root = &s->gpex_root;
1254d8fde11SAlexander Graf 
126aff39be0SThomas Huth     object_initialize_child(obj, "gpex_root",  root, sizeof(*root),
127aff39be0SThomas Huth                             TYPE_GPEX_ROOT_DEVICE, &error_abort, NULL);
128446de8b6SMarc-André Lureau     qdev_prop_set_int32(DEVICE(root), "addr", PCI_DEVFN(0, 0));
1294d8fde11SAlexander Graf     qdev_prop_set_bit(DEVICE(root), "multifunction", false);
1304d8fde11SAlexander Graf }
1314d8fde11SAlexander Graf 
1324d8fde11SAlexander Graf static const TypeInfo gpex_host_info = {
1334d8fde11SAlexander Graf     .name       = TYPE_GPEX_HOST,
1344d8fde11SAlexander Graf     .parent     = TYPE_PCIE_HOST_BRIDGE,
1354d8fde11SAlexander Graf     .instance_size = sizeof(GPEXHost),
1364d8fde11SAlexander Graf     .instance_init = gpex_host_initfn,
1374d8fde11SAlexander Graf     .class_init = gpex_host_class_init,
1384d8fde11SAlexander Graf };
1394d8fde11SAlexander Graf 
1404d8fde11SAlexander Graf /****************************************************************************
1414d8fde11SAlexander Graf  * GPEX Root D0:F0
1424d8fde11SAlexander Graf  */
1434d8fde11SAlexander Graf 
1444d8fde11SAlexander Graf static const VMStateDescription vmstate_gpex_root = {
1454d8fde11SAlexander Graf     .name = "gpex_root",
1464d8fde11SAlexander Graf     .version_id = 1,
1474d8fde11SAlexander Graf     .minimum_version_id = 1,
1484d8fde11SAlexander Graf     .fields = (VMStateField[]) {
1494d8fde11SAlexander Graf         VMSTATE_PCI_DEVICE(parent_obj, GPEXRootState),
1504d8fde11SAlexander Graf         VMSTATE_END_OF_LIST()
1514d8fde11SAlexander Graf     }
1524d8fde11SAlexander Graf };
1534d8fde11SAlexander Graf 
1544d8fde11SAlexander Graf static void gpex_root_class_init(ObjectClass *klass, void *data)
1554d8fde11SAlexander Graf {
1564d8fde11SAlexander Graf     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1574d8fde11SAlexander Graf     DeviceClass *dc = DEVICE_CLASS(klass);
1584d8fde11SAlexander Graf 
1594d8fde11SAlexander Graf     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
1604d8fde11SAlexander Graf     dc->desc = "QEMU generic PCIe host bridge";
1614d8fde11SAlexander Graf     dc->vmsd = &vmstate_gpex_root;
1624d8fde11SAlexander Graf     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1634d8fde11SAlexander Graf     k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_HOST;
1644d8fde11SAlexander Graf     k->revision = 0;
1654d8fde11SAlexander Graf     k->class_id = PCI_CLASS_BRIDGE_HOST;
1664d8fde11SAlexander Graf     /*
1674d8fde11SAlexander Graf      * PCI-facing part of the host bridge, not usable without the
1684d8fde11SAlexander Graf      * host-facing part, which can't be device_add'ed, yet.
1694d8fde11SAlexander Graf      */
170e90f2a8cSEduardo Habkost     dc->user_creatable = false;
1714d8fde11SAlexander Graf }
1724d8fde11SAlexander Graf 
1734d8fde11SAlexander Graf static const TypeInfo gpex_root_info = {
1744d8fde11SAlexander Graf     .name = TYPE_GPEX_ROOT_DEVICE,
1754d8fde11SAlexander Graf     .parent = TYPE_PCI_DEVICE,
1764d8fde11SAlexander Graf     .instance_size = sizeof(GPEXRootState),
1774d8fde11SAlexander Graf     .class_init = gpex_root_class_init,
178fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
179fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
180fd3b02c8SEduardo Habkost         { },
181fd3b02c8SEduardo Habkost     },
1824d8fde11SAlexander Graf };
1834d8fde11SAlexander Graf 
1844d8fde11SAlexander Graf static void gpex_register(void)
1854d8fde11SAlexander Graf {
1864d8fde11SAlexander Graf     type_register_static(&gpex_root_info);
1874d8fde11SAlexander Graf     type_register_static(&gpex_host_info);
1884d8fde11SAlexander Graf }
1894d8fde11SAlexander Graf 
1904d8fde11SAlexander Graf type_init(gpex_register)
191