xref: /qemu/hw/pci-host/gpex-acpi.c (revision 8f6a4874887c226b0df35f5b78fa77f197507d96)
15b85eabeSGerd Hoffmann #include "qemu/osdep.h"
25b85eabeSGerd Hoffmann #include "hw/acpi/aml-build.h"
35b85eabeSGerd Hoffmann #include "hw/pci-host/gpex.h"
46f9765fbSYubo Miao #include "hw/arm/virt.h"
56f9765fbSYubo Miao #include "hw/pci/pci_bus.h"
66f9765fbSYubo Miao #include "hw/pci/pci_bridge.h"
76f9765fbSYubo Miao #include "hw/pci/pcie_host.h"
8fc1e01e0SJonathan Cameron #include "hw/acpi/cxl.h"
95b85eabeSGerd Hoffmann 
10a0e2905bSYubo Miao static void acpi_dsdt_add_pci_route_table(Aml *dev, uint32_t irq)
115b85eabeSGerd Hoffmann {
12a0e2905bSYubo Miao     Aml *method, *crs;
135b85eabeSGerd Hoffmann     int i, slot_no;
145b85eabeSGerd Hoffmann 
155b85eabeSGerd Hoffmann     /* Declare the PCI Routing Table. */
165b85eabeSGerd Hoffmann     Aml *rt_pkg = aml_varpackage(PCI_SLOT_MAX * PCI_NUM_PINS);
175b85eabeSGerd Hoffmann     for (slot_no = 0; slot_no < PCI_SLOT_MAX; slot_no++) {
185b85eabeSGerd Hoffmann         for (i = 0; i < PCI_NUM_PINS; i++) {
195b85eabeSGerd Hoffmann             int gsi = (i + slot_no) % PCI_NUM_PINS;
205b85eabeSGerd Hoffmann             Aml *pkg = aml_package(4);
215b85eabeSGerd Hoffmann             aml_append(pkg, aml_int((slot_no << 16) | 0xFFFF));
225b85eabeSGerd Hoffmann             aml_append(pkg, aml_int(i));
235b85eabeSGerd Hoffmann             aml_append(pkg, aml_name("GSI%d", gsi));
245b85eabeSGerd Hoffmann             aml_append(pkg, aml_int(0));
255b85eabeSGerd Hoffmann             aml_append(rt_pkg, pkg);
265b85eabeSGerd Hoffmann         }
275b85eabeSGerd Hoffmann     }
285b85eabeSGerd Hoffmann     aml_append(dev, aml_name_decl("_PRT", rt_pkg));
295b85eabeSGerd Hoffmann 
305b85eabeSGerd Hoffmann     /* Create GSI link device */
315b85eabeSGerd Hoffmann     for (i = 0; i < PCI_NUM_PINS; i++) {
32a0e2905bSYubo Miao         uint32_t irqs = irq + i;
335b85eabeSGerd Hoffmann         Aml *dev_gsi = aml_device("GSI%d", i);
345b85eabeSGerd Hoffmann         aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F")));
355b85eabeSGerd Hoffmann         aml_append(dev_gsi, aml_name_decl("_UID", aml_int(i)));
365b85eabeSGerd Hoffmann         crs = aml_resource_template();
375b85eabeSGerd Hoffmann         aml_append(crs,
385b85eabeSGerd Hoffmann                    aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
395b85eabeSGerd Hoffmann                                  AML_EXCLUSIVE, &irqs, 1));
405b85eabeSGerd Hoffmann         aml_append(dev_gsi, aml_name_decl("_PRS", crs));
415b85eabeSGerd Hoffmann         crs = aml_resource_template();
425b85eabeSGerd Hoffmann         aml_append(crs,
435b85eabeSGerd Hoffmann                    aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
445b85eabeSGerd Hoffmann                                  AML_EXCLUSIVE, &irqs, 1));
455b85eabeSGerd Hoffmann         aml_append(dev_gsi, aml_name_decl("_CRS", crs));
465b85eabeSGerd Hoffmann         method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
475b85eabeSGerd Hoffmann         aml_append(dev_gsi, method);
485b85eabeSGerd Hoffmann         aml_append(dev, dev_gsi);
495b85eabeSGerd Hoffmann     }
50a0e2905bSYubo Miao }
515b85eabeSGerd Hoffmann 
52a0e2905bSYubo Miao static void acpi_dsdt_add_pci_osc(Aml *dev)
53a0e2905bSYubo Miao {
54a0e2905bSYubo Miao     Aml *method, *UUID, *ifctx, *ifctx1, *elsectx, *buf;
555b85eabeSGerd Hoffmann 
565b85eabeSGerd Hoffmann     /* Declare an _OSC (OS Control Handoff) method */
575b85eabeSGerd Hoffmann     aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
585b85eabeSGerd Hoffmann     aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
595b85eabeSGerd Hoffmann     method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
605b85eabeSGerd Hoffmann     aml_append(method,
615b85eabeSGerd Hoffmann         aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
625b85eabeSGerd Hoffmann 
635b85eabeSGerd Hoffmann     /* PCI Firmware Specification 3.0
645b85eabeSGerd Hoffmann      * 4.5.1. _OSC Interface for PCI Host Bridge Devices
655b85eabeSGerd Hoffmann      * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is
665b85eabeSGerd Hoffmann      * identified by the Universal Unique IDentifier (UUID)
675b85eabeSGerd Hoffmann      * 33DB4D5B-1FF7-401C-9657-7441C03DD766
685b85eabeSGerd Hoffmann      */
695b85eabeSGerd Hoffmann     UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766");
705b85eabeSGerd Hoffmann     ifctx = aml_if(aml_equal(aml_arg(0), UUID));
715b85eabeSGerd Hoffmann     aml_append(ifctx,
725b85eabeSGerd Hoffmann         aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
735b85eabeSGerd Hoffmann     aml_append(ifctx,
745b85eabeSGerd Hoffmann         aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
755b85eabeSGerd Hoffmann     aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
765b85eabeSGerd Hoffmann     aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL")));
775b85eabeSGerd Hoffmann 
785b85eabeSGerd Hoffmann     /*
795b85eabeSGerd Hoffmann      * Allow OS control for all 5 features:
805b85eabeSGerd Hoffmann      * PCIeHotplug SHPCHotplug PME AER PCIeCapability.
815b85eabeSGerd Hoffmann      */
825b85eabeSGerd Hoffmann     aml_append(ifctx, aml_and(aml_name("CTRL"), aml_int(0x1F),
835b85eabeSGerd Hoffmann                               aml_name("CTRL")));
845b85eabeSGerd Hoffmann 
855b85eabeSGerd Hoffmann     ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1))));
865b85eabeSGerd Hoffmann     aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x08),
875b85eabeSGerd Hoffmann                               aml_name("CDW1")));
885b85eabeSGerd Hoffmann     aml_append(ifctx, ifctx1);
895b85eabeSGerd Hoffmann 
905b85eabeSGerd Hoffmann     ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL"))));
915b85eabeSGerd Hoffmann     aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x10),
925b85eabeSGerd Hoffmann                               aml_name("CDW1")));
935b85eabeSGerd Hoffmann     aml_append(ifctx, ifctx1);
945b85eabeSGerd Hoffmann 
955b85eabeSGerd Hoffmann     aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3")));
965b85eabeSGerd Hoffmann     aml_append(ifctx, aml_return(aml_arg(3)));
975b85eabeSGerd Hoffmann     aml_append(method, ifctx);
985b85eabeSGerd Hoffmann 
995b85eabeSGerd Hoffmann     elsectx = aml_else();
1005b85eabeSGerd Hoffmann     aml_append(elsectx, aml_or(aml_name("CDW1"), aml_int(4),
1015b85eabeSGerd Hoffmann                                aml_name("CDW1")));
1025b85eabeSGerd Hoffmann     aml_append(elsectx, aml_return(aml_arg(3)));
1035b85eabeSGerd Hoffmann     aml_append(method, elsectx);
1045b85eabeSGerd Hoffmann     aml_append(dev, method);
1055b85eabeSGerd Hoffmann 
1065b85eabeSGerd Hoffmann     method = aml_method("_DSM", 4, AML_NOTSERIALIZED);
1075b85eabeSGerd Hoffmann 
1085b85eabeSGerd Hoffmann     /* PCI Firmware Specification 3.0
1095b85eabeSGerd Hoffmann      * 4.6.1. _DSM for PCI Express Slot Information
1105b85eabeSGerd Hoffmann      * The UUID in _DSM in this context is
1115b85eabeSGerd Hoffmann      * {E5C937D0-3553-4D7A-9117-EA4D19C3434D}
1125b85eabeSGerd Hoffmann      */
1135b85eabeSGerd Hoffmann     UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D");
1145b85eabeSGerd Hoffmann     ifctx = aml_if(aml_equal(aml_arg(0), UUID));
1155b85eabeSGerd Hoffmann     ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0)));
11640c3472aSMichael S. Tsirkin     uint8_t byte_list[1] = {1};
11740c3472aSMichael S. Tsirkin     buf = aml_buffer(1, byte_list);
1185b85eabeSGerd Hoffmann     aml_append(ifctx1, aml_return(buf));
1195b85eabeSGerd Hoffmann     aml_append(ifctx, ifctx1);
1205b85eabeSGerd Hoffmann     aml_append(method, ifctx);
1215b85eabeSGerd Hoffmann 
1225b85eabeSGerd Hoffmann     byte_list[0] = 0;
1235b85eabeSGerd Hoffmann     buf = aml_buffer(1, byte_list);
1245b85eabeSGerd Hoffmann     aml_append(method, aml_return(buf));
1255b85eabeSGerd Hoffmann     aml_append(dev, method);
126a0e2905bSYubo Miao }
127a0e2905bSYubo Miao 
128a0e2905bSYubo Miao void acpi_dsdt_add_gpex(Aml *scope, struct GPEXConfig *cfg)
129a0e2905bSYubo Miao {
130a0e2905bSYubo Miao     int nr_pcie_buses = cfg->ecam.size / PCIE_MMCFG_SIZE_MIN;
131a0e2905bSYubo Miao     Aml *method, *crs, *dev, *rbuf;
1326f9765fbSYubo Miao     PCIBus *bus = cfg->bus;
1336f9765fbSYubo Miao     CrsRangeSet crs_range_set;
134aee519c2SJiahui Cen     CrsRangeEntry *entry;
135aee519c2SJiahui Cen     int i;
136a0e2905bSYubo Miao 
1376f9765fbSYubo Miao     /* start to construct the tables for pxb */
1386f9765fbSYubo Miao     crs_range_set_init(&crs_range_set);
1396f9765fbSYubo Miao     if (bus) {
1406f9765fbSYubo Miao         QLIST_FOREACH(bus, &bus->child, sibling) {
1416f9765fbSYubo Miao             uint8_t bus_num = pci_bus_num(bus);
1426f9765fbSYubo Miao             uint8_t numa_node = pci_bus_numa_node(bus);
143fc1e01e0SJonathan Cameron             bool is_cxl = pci_bus_is_cxl(bus);
1446f9765fbSYubo Miao 
1456f9765fbSYubo Miao             if (!pci_bus_is_root(bus)) {
1466f9765fbSYubo Miao                 continue;
1476f9765fbSYubo Miao             }
1486f9765fbSYubo Miao 
1496f9765fbSYubo Miao             /*
1506f9765fbSYubo Miao              * 0 - (nr_pcie_buses - 1) is the bus range for the main
1516f9765fbSYubo Miao              * host-bridge and it equals the MIN of the
1526f9765fbSYubo Miao              * busNr defined for pxb-pcie.
1536f9765fbSYubo Miao              */
1546f9765fbSYubo Miao             if (bus_num < nr_pcie_buses) {
1556f9765fbSYubo Miao                 nr_pcie_buses = bus_num;
1566f9765fbSYubo Miao             }
1576f9765fbSYubo Miao 
1586f9765fbSYubo Miao             dev = aml_device("PC%.02X", bus_num);
159fc1e01e0SJonathan Cameron             if (is_cxl) {
160fc1e01e0SJonathan Cameron                 struct Aml *pkg = aml_package(2);
161fc1e01e0SJonathan Cameron                 aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0016")));
162fc1e01e0SJonathan Cameron                 aml_append(pkg, aml_eisaid("PNP0A08"));
163fc1e01e0SJonathan Cameron                 aml_append(pkg, aml_eisaid("PNP0A03"));
164fc1e01e0SJonathan Cameron                 aml_append(dev, aml_name_decl("_CID", pkg));
165fc1e01e0SJonathan Cameron             } else {
1666f9765fbSYubo Miao                 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
1676f9765fbSYubo Miao                 aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
168fc1e01e0SJonathan Cameron             }
1696f9765fbSYubo Miao             aml_append(dev, aml_name_decl("_BBN", aml_int(bus_num)));
1706f9765fbSYubo Miao             aml_append(dev, aml_name_decl("_UID", aml_int(bus_num)));
1716f9765fbSYubo Miao             aml_append(dev, aml_name_decl("_STR", aml_unicode("pxb Device")));
172b48088d6SXingang Wang             aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
1736f9765fbSYubo Miao             if (numa_node != NUMA_NODE_UNASSIGNED) {
1746f9765fbSYubo Miao                 aml_append(dev, aml_name_decl("_PXM", aml_int(numa_node)));
1756f9765fbSYubo Miao             }
1766f9765fbSYubo Miao 
1776f9765fbSYubo Miao             acpi_dsdt_add_pci_route_table(dev, cfg->irq);
1786f9765fbSYubo Miao 
1796f9765fbSYubo Miao             /*
180f1c0cff8SMichael Tokarev              * Resources defined for PXBs are composed of the following parts:
1816f9765fbSYubo Miao              * 1. The resources the pci-brige/pcie-root-port need.
1826f9765fbSYubo Miao              * 2. The resources the devices behind pxb need.
1836f9765fbSYubo Miao              */
184e41ee855SJiahui Cen             crs = build_crs(PCI_HOST_BRIDGE(BUS(bus)->parent), &crs_range_set,
185e41ee855SJiahui Cen                             cfg->pio.base, 0, 0, 0);
1866f9765fbSYubo Miao             aml_append(dev, aml_name_decl("_CRS", crs));
1876f9765fbSYubo Miao 
188fc1e01e0SJonathan Cameron             if (is_cxl) {
189fc1e01e0SJonathan Cameron                 build_cxl_osc_method(dev);
190fc1e01e0SJonathan Cameron             } else {
1916f9765fbSYubo Miao                 acpi_dsdt_add_pci_osc(dev);
192fc1e01e0SJonathan Cameron             }
1936f9765fbSYubo Miao 
1946f9765fbSYubo Miao             aml_append(scope, dev);
1956f9765fbSYubo Miao         }
1966f9765fbSYubo Miao     }
1976f9765fbSYubo Miao 
1986f9765fbSYubo Miao     /* tables for the main */
199a0e2905bSYubo Miao     dev = aml_device("%s", "PCI0");
200a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
201a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
202a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_SEG", aml_int(0)));
203a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_BBN", aml_int(0)));
204a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_UID", aml_int(0)));
205a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device")));
206a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
207a0e2905bSYubo Miao 
208a0e2905bSYubo Miao     acpi_dsdt_add_pci_route_table(dev, cfg->irq);
209a0e2905bSYubo Miao 
210a0e2905bSYubo Miao     method = aml_method("_CBA", 0, AML_NOTSERIALIZED);
211a0e2905bSYubo Miao     aml_append(method, aml_return(aml_int(cfg->ecam.base)));
212a0e2905bSYubo Miao     aml_append(dev, method);
213a0e2905bSYubo Miao 
214aee519c2SJiahui Cen     /*
215aee519c2SJiahui Cen      * At this point crs_range_set has all the ranges used by pci
216aee519c2SJiahui Cen      * busses *other* than PCI0.  These ranges will be excluded from
217aee519c2SJiahui Cen      * the PCI0._CRS.
218aee519c2SJiahui Cen      */
219a0e2905bSYubo Miao     rbuf = aml_resource_template();
220a0e2905bSYubo Miao     aml_append(rbuf,
221a0e2905bSYubo Miao         aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
222a0e2905bSYubo Miao                             0x0000, 0x0000, nr_pcie_buses - 1, 0x0000,
223a0e2905bSYubo Miao                             nr_pcie_buses));
224a0e2905bSYubo Miao     if (cfg->mmio32.size) {
225aee519c2SJiahui Cen         crs_replace_with_free_ranges(crs_range_set.mem_ranges,
226aee519c2SJiahui Cen                                      cfg->mmio32.base,
227aee519c2SJiahui Cen                                      cfg->mmio32.base + cfg->mmio32.size - 1);
228aee519c2SJiahui Cen         for (i = 0; i < crs_range_set.mem_ranges->len; i++) {
229aee519c2SJiahui Cen             entry = g_ptr_array_index(crs_range_set.mem_ranges, i);
230a0e2905bSYubo Miao             aml_append(rbuf,
231a0e2905bSYubo Miao                 aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
232a0e2905bSYubo Miao                                  AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
233aee519c2SJiahui Cen                                  entry->base, entry->limit,
234aee519c2SJiahui Cen                                  0x0000, entry->limit - entry->base + 1));
235aee519c2SJiahui Cen         }
236a0e2905bSYubo Miao     }
237a0e2905bSYubo Miao     if (cfg->pio.size) {
238aee519c2SJiahui Cen         crs_replace_with_free_ranges(crs_range_set.io_ranges,
239aee519c2SJiahui Cen                                      0x0000,
240aee519c2SJiahui Cen                                      cfg->pio.size - 1);
241aee519c2SJiahui Cen         for (i = 0; i < crs_range_set.io_ranges->len; i++) {
242aee519c2SJiahui Cen             entry = g_ptr_array_index(crs_range_set.io_ranges, i);
243a0e2905bSYubo Miao             aml_append(rbuf,
244a0e2905bSYubo Miao                 aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
245aee519c2SJiahui Cen                              AML_ENTIRE_RANGE, 0x0000, entry->base,
246aee519c2SJiahui Cen                              entry->limit, cfg->pio.base,
247aee519c2SJiahui Cen                              entry->limit - entry->base + 1));
248aee519c2SJiahui Cen         }
249a0e2905bSYubo Miao     }
250a0e2905bSYubo Miao     if (cfg->mmio64.size) {
251aee519c2SJiahui Cen         crs_replace_with_free_ranges(crs_range_set.mem_64bit_ranges,
252aee519c2SJiahui Cen                                      cfg->mmio64.base,
253aee519c2SJiahui Cen                                      cfg->mmio64.base + cfg->mmio64.size - 1);
254aee519c2SJiahui Cen         for (i = 0; i < crs_range_set.mem_64bit_ranges->len; i++) {
255aee519c2SJiahui Cen             entry = g_ptr_array_index(crs_range_set.mem_64bit_ranges, i);
256a0e2905bSYubo Miao             aml_append(rbuf,
257a0e2905bSYubo Miao                 aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
258a0e2905bSYubo Miao                                  AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
259aee519c2SJiahui Cen                                  entry->base,
260aee519c2SJiahui Cen                                  entry->limit, 0x0000,
261aee519c2SJiahui Cen                                  entry->limit - entry->base + 1));
262aee519c2SJiahui Cen         }
263a0e2905bSYubo Miao     }
264a0e2905bSYubo Miao     aml_append(dev, aml_name_decl("_CRS", rbuf));
265a0e2905bSYubo Miao 
266a0e2905bSYubo Miao     acpi_dsdt_add_pci_osc(dev);
2675b85eabeSGerd Hoffmann 
2685b85eabeSGerd Hoffmann     Aml *dev_res0 = aml_device("%s", "RES0");
2695b85eabeSGerd Hoffmann     aml_append(dev_res0, aml_name_decl("_HID", aml_string("PNP0C02")));
2705b85eabeSGerd Hoffmann     crs = aml_resource_template();
2715b85eabeSGerd Hoffmann     aml_append(crs,
2725b85eabeSGerd Hoffmann         aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
2735b85eabeSGerd Hoffmann                          AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
2745b85eabeSGerd Hoffmann                          cfg->ecam.base,
2755b85eabeSGerd Hoffmann                          cfg->ecam.base + cfg->ecam.size - 1,
2765b85eabeSGerd Hoffmann                          0x0000,
2775b85eabeSGerd Hoffmann                          cfg->ecam.size));
2785b85eabeSGerd Hoffmann     aml_append(dev_res0, aml_name_decl("_CRS", crs));
2795b85eabeSGerd Hoffmann     aml_append(dev, dev_res0);
2805b85eabeSGerd Hoffmann     aml_append(scope, dev);
281aee519c2SJiahui Cen 
282aee519c2SJiahui Cen     crs_range_set_free(&crs_range_set);
2835b85eabeSGerd Hoffmann }
284*8f6a4874SSunil V L 
285*8f6a4874SSunil V L void acpi_dsdt_add_gpex_host(Aml *scope, uint32_t irq)
286*8f6a4874SSunil V L {
287*8f6a4874SSunil V L     bool ambig;
288*8f6a4874SSunil V L     Object *obj = object_resolve_path_type("", TYPE_GPEX_HOST, &ambig);
289*8f6a4874SSunil V L 
290*8f6a4874SSunil V L     if (!obj || ambig) {
291*8f6a4874SSunil V L         return;
292*8f6a4874SSunil V L     }
293*8f6a4874SSunil V L 
294*8f6a4874SSunil V L     GPEX_HOST(obj)->gpex_cfg.irq = irq;
295*8f6a4874SSunil V L     acpi_dsdt_add_gpex(scope, &GPEX_HOST(obj)->gpex_cfg);
296*8f6a4874SSunil V L }
297