15b85eabeSGerd Hoffmann #include "qemu/osdep.h" 25b85eabeSGerd Hoffmann #include "hw/acpi/aml-build.h" 35b85eabeSGerd Hoffmann #include "hw/pci-host/gpex.h" 4*6f9765fbSYubo Miao #include "hw/arm/virt.h" 5*6f9765fbSYubo Miao #include "hw/pci/pci_bus.h" 6*6f9765fbSYubo Miao #include "hw/pci/pci_bridge.h" 7*6f9765fbSYubo Miao #include "hw/pci/pcie_host.h" 85b85eabeSGerd Hoffmann 9a0e2905bSYubo Miao static void acpi_dsdt_add_pci_route_table(Aml *dev, uint32_t irq) 105b85eabeSGerd Hoffmann { 11a0e2905bSYubo Miao Aml *method, *crs; 125b85eabeSGerd Hoffmann int i, slot_no; 135b85eabeSGerd Hoffmann 145b85eabeSGerd Hoffmann /* Declare the PCI Routing Table. */ 155b85eabeSGerd Hoffmann Aml *rt_pkg = aml_varpackage(PCI_SLOT_MAX * PCI_NUM_PINS); 165b85eabeSGerd Hoffmann for (slot_no = 0; slot_no < PCI_SLOT_MAX; slot_no++) { 175b85eabeSGerd Hoffmann for (i = 0; i < PCI_NUM_PINS; i++) { 185b85eabeSGerd Hoffmann int gsi = (i + slot_no) % PCI_NUM_PINS; 195b85eabeSGerd Hoffmann Aml *pkg = aml_package(4); 205b85eabeSGerd Hoffmann aml_append(pkg, aml_int((slot_no << 16) | 0xFFFF)); 215b85eabeSGerd Hoffmann aml_append(pkg, aml_int(i)); 225b85eabeSGerd Hoffmann aml_append(pkg, aml_name("GSI%d", gsi)); 235b85eabeSGerd Hoffmann aml_append(pkg, aml_int(0)); 245b85eabeSGerd Hoffmann aml_append(rt_pkg, pkg); 255b85eabeSGerd Hoffmann } 265b85eabeSGerd Hoffmann } 275b85eabeSGerd Hoffmann aml_append(dev, aml_name_decl("_PRT", rt_pkg)); 285b85eabeSGerd Hoffmann 295b85eabeSGerd Hoffmann /* Create GSI link device */ 305b85eabeSGerd Hoffmann for (i = 0; i < PCI_NUM_PINS; i++) { 31a0e2905bSYubo Miao uint32_t irqs = irq + i; 325b85eabeSGerd Hoffmann Aml *dev_gsi = aml_device("GSI%d", i); 335b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F"))); 345b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_UID", aml_int(i))); 355b85eabeSGerd Hoffmann crs = aml_resource_template(); 365b85eabeSGerd Hoffmann aml_append(crs, 375b85eabeSGerd Hoffmann aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH, 385b85eabeSGerd Hoffmann AML_EXCLUSIVE, &irqs, 1)); 395b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_PRS", crs)); 405b85eabeSGerd Hoffmann crs = aml_resource_template(); 415b85eabeSGerd Hoffmann aml_append(crs, 425b85eabeSGerd Hoffmann aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH, 435b85eabeSGerd Hoffmann AML_EXCLUSIVE, &irqs, 1)); 445b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_CRS", crs)); 455b85eabeSGerd Hoffmann method = aml_method("_SRS", 1, AML_NOTSERIALIZED); 465b85eabeSGerd Hoffmann aml_append(dev_gsi, method); 475b85eabeSGerd Hoffmann aml_append(dev, dev_gsi); 485b85eabeSGerd Hoffmann } 49a0e2905bSYubo Miao } 505b85eabeSGerd Hoffmann 51a0e2905bSYubo Miao static void acpi_dsdt_add_pci_osc(Aml *dev) 52a0e2905bSYubo Miao { 53a0e2905bSYubo Miao Aml *method, *UUID, *ifctx, *ifctx1, *elsectx, *buf; 545b85eabeSGerd Hoffmann 555b85eabeSGerd Hoffmann /* Declare an _OSC (OS Control Handoff) method */ 565b85eabeSGerd Hoffmann aml_append(dev, aml_name_decl("SUPP", aml_int(0))); 575b85eabeSGerd Hoffmann aml_append(dev, aml_name_decl("CTRL", aml_int(0))); 585b85eabeSGerd Hoffmann method = aml_method("_OSC", 4, AML_NOTSERIALIZED); 595b85eabeSGerd Hoffmann aml_append(method, 605b85eabeSGerd Hoffmann aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1")); 615b85eabeSGerd Hoffmann 625b85eabeSGerd Hoffmann /* PCI Firmware Specification 3.0 635b85eabeSGerd Hoffmann * 4.5.1. _OSC Interface for PCI Host Bridge Devices 645b85eabeSGerd Hoffmann * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is 655b85eabeSGerd Hoffmann * identified by the Universal Unique IDentifier (UUID) 665b85eabeSGerd Hoffmann * 33DB4D5B-1FF7-401C-9657-7441C03DD766 675b85eabeSGerd Hoffmann */ 685b85eabeSGerd Hoffmann UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766"); 695b85eabeSGerd Hoffmann ifctx = aml_if(aml_equal(aml_arg(0), UUID)); 705b85eabeSGerd Hoffmann aml_append(ifctx, 715b85eabeSGerd Hoffmann aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2")); 725b85eabeSGerd Hoffmann aml_append(ifctx, 735b85eabeSGerd Hoffmann aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3")); 745b85eabeSGerd Hoffmann aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP"))); 755b85eabeSGerd Hoffmann aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL"))); 765b85eabeSGerd Hoffmann 775b85eabeSGerd Hoffmann /* 785b85eabeSGerd Hoffmann * Allow OS control for all 5 features: 795b85eabeSGerd Hoffmann * PCIeHotplug SHPCHotplug PME AER PCIeCapability. 805b85eabeSGerd Hoffmann */ 815b85eabeSGerd Hoffmann aml_append(ifctx, aml_and(aml_name("CTRL"), aml_int(0x1F), 825b85eabeSGerd Hoffmann aml_name("CTRL"))); 835b85eabeSGerd Hoffmann 845b85eabeSGerd Hoffmann ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1)))); 855b85eabeSGerd Hoffmann aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x08), 865b85eabeSGerd Hoffmann aml_name("CDW1"))); 875b85eabeSGerd Hoffmann aml_append(ifctx, ifctx1); 885b85eabeSGerd Hoffmann 895b85eabeSGerd Hoffmann ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL")))); 905b85eabeSGerd Hoffmann aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x10), 915b85eabeSGerd Hoffmann aml_name("CDW1"))); 925b85eabeSGerd Hoffmann aml_append(ifctx, ifctx1); 935b85eabeSGerd Hoffmann 945b85eabeSGerd Hoffmann aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3"))); 955b85eabeSGerd Hoffmann aml_append(ifctx, aml_return(aml_arg(3))); 965b85eabeSGerd Hoffmann aml_append(method, ifctx); 975b85eabeSGerd Hoffmann 985b85eabeSGerd Hoffmann elsectx = aml_else(); 995b85eabeSGerd Hoffmann aml_append(elsectx, aml_or(aml_name("CDW1"), aml_int(4), 1005b85eabeSGerd Hoffmann aml_name("CDW1"))); 1015b85eabeSGerd Hoffmann aml_append(elsectx, aml_return(aml_arg(3))); 1025b85eabeSGerd Hoffmann aml_append(method, elsectx); 1035b85eabeSGerd Hoffmann aml_append(dev, method); 1045b85eabeSGerd Hoffmann 1055b85eabeSGerd Hoffmann method = aml_method("_DSM", 4, AML_NOTSERIALIZED); 1065b85eabeSGerd Hoffmann 1075b85eabeSGerd Hoffmann /* PCI Firmware Specification 3.0 1085b85eabeSGerd Hoffmann * 4.6.1. _DSM for PCI Express Slot Information 1095b85eabeSGerd Hoffmann * The UUID in _DSM in this context is 1105b85eabeSGerd Hoffmann * {E5C937D0-3553-4D7A-9117-EA4D19C3434D} 1115b85eabeSGerd Hoffmann */ 1125b85eabeSGerd Hoffmann UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D"); 1135b85eabeSGerd Hoffmann ifctx = aml_if(aml_equal(aml_arg(0), UUID)); 1145b85eabeSGerd Hoffmann ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0))); 1155b85eabeSGerd Hoffmann uint8_t byte_list[1] = {1}; 1165b85eabeSGerd Hoffmann buf = aml_buffer(1, byte_list); 1175b85eabeSGerd Hoffmann aml_append(ifctx1, aml_return(buf)); 1185b85eabeSGerd Hoffmann aml_append(ifctx, ifctx1); 1195b85eabeSGerd Hoffmann aml_append(method, ifctx); 1205b85eabeSGerd Hoffmann 1215b85eabeSGerd Hoffmann byte_list[0] = 0; 1225b85eabeSGerd Hoffmann buf = aml_buffer(1, byte_list); 1235b85eabeSGerd Hoffmann aml_append(method, aml_return(buf)); 1245b85eabeSGerd Hoffmann aml_append(dev, method); 125a0e2905bSYubo Miao } 126a0e2905bSYubo Miao 127a0e2905bSYubo Miao void acpi_dsdt_add_gpex(Aml *scope, struct GPEXConfig *cfg) 128a0e2905bSYubo Miao { 129a0e2905bSYubo Miao int nr_pcie_buses = cfg->ecam.size / PCIE_MMCFG_SIZE_MIN; 130a0e2905bSYubo Miao Aml *method, *crs, *dev, *rbuf; 131*6f9765fbSYubo Miao PCIBus *bus = cfg->bus; 132*6f9765fbSYubo Miao CrsRangeSet crs_range_set; 133a0e2905bSYubo Miao 134*6f9765fbSYubo Miao /* start to construct the tables for pxb */ 135*6f9765fbSYubo Miao crs_range_set_init(&crs_range_set); 136*6f9765fbSYubo Miao if (bus) { 137*6f9765fbSYubo Miao QLIST_FOREACH(bus, &bus->child, sibling) { 138*6f9765fbSYubo Miao uint8_t bus_num = pci_bus_num(bus); 139*6f9765fbSYubo Miao uint8_t numa_node = pci_bus_numa_node(bus); 140*6f9765fbSYubo Miao 141*6f9765fbSYubo Miao if (!pci_bus_is_root(bus)) { 142*6f9765fbSYubo Miao continue; 143*6f9765fbSYubo Miao } 144*6f9765fbSYubo Miao 145*6f9765fbSYubo Miao /* 146*6f9765fbSYubo Miao * 0 - (nr_pcie_buses - 1) is the bus range for the main 147*6f9765fbSYubo Miao * host-bridge and it equals the MIN of the 148*6f9765fbSYubo Miao * busNr defined for pxb-pcie. 149*6f9765fbSYubo Miao */ 150*6f9765fbSYubo Miao if (bus_num < nr_pcie_buses) { 151*6f9765fbSYubo Miao nr_pcie_buses = bus_num; 152*6f9765fbSYubo Miao } 153*6f9765fbSYubo Miao 154*6f9765fbSYubo Miao dev = aml_device("PC%.02X", bus_num); 155*6f9765fbSYubo Miao aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08"))); 156*6f9765fbSYubo Miao aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03"))); 157*6f9765fbSYubo Miao aml_append(dev, aml_name_decl("_BBN", aml_int(bus_num))); 158*6f9765fbSYubo Miao aml_append(dev, aml_name_decl("_UID", aml_int(bus_num))); 159*6f9765fbSYubo Miao aml_append(dev, aml_name_decl("_STR", aml_unicode("pxb Device"))); 160*6f9765fbSYubo Miao if (numa_node != NUMA_NODE_UNASSIGNED) { 161*6f9765fbSYubo Miao aml_append(dev, aml_name_decl("_PXM", aml_int(numa_node))); 162*6f9765fbSYubo Miao } 163*6f9765fbSYubo Miao 164*6f9765fbSYubo Miao acpi_dsdt_add_pci_route_table(dev, cfg->irq); 165*6f9765fbSYubo Miao 166*6f9765fbSYubo Miao /* 167*6f9765fbSYubo Miao * Resources defined for PXBs are composed by the folling parts: 168*6f9765fbSYubo Miao * 1. The resources the pci-brige/pcie-root-port need. 169*6f9765fbSYubo Miao * 2. The resources the devices behind pxb need. 170*6f9765fbSYubo Miao */ 171*6f9765fbSYubo Miao crs = build_crs(PCI_HOST_BRIDGE(BUS(bus)->parent), &crs_range_set); 172*6f9765fbSYubo Miao aml_append(dev, aml_name_decl("_CRS", crs)); 173*6f9765fbSYubo Miao 174*6f9765fbSYubo Miao acpi_dsdt_add_pci_osc(dev); 175*6f9765fbSYubo Miao 176*6f9765fbSYubo Miao aml_append(scope, dev); 177*6f9765fbSYubo Miao } 178*6f9765fbSYubo Miao } 179*6f9765fbSYubo Miao crs_range_set_free(&crs_range_set); 180*6f9765fbSYubo Miao 181*6f9765fbSYubo Miao /* tables for the main */ 182a0e2905bSYubo Miao dev = aml_device("%s", "PCI0"); 183a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08"))); 184a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03"))); 185a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_SEG", aml_int(0))); 186a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_BBN", aml_int(0))); 187a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_UID", aml_int(0))); 188a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device"))); 189a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_CCA", aml_int(1))); 190a0e2905bSYubo Miao 191a0e2905bSYubo Miao acpi_dsdt_add_pci_route_table(dev, cfg->irq); 192a0e2905bSYubo Miao 193a0e2905bSYubo Miao method = aml_method("_CBA", 0, AML_NOTSERIALIZED); 194a0e2905bSYubo Miao aml_append(method, aml_return(aml_int(cfg->ecam.base))); 195a0e2905bSYubo Miao aml_append(dev, method); 196a0e2905bSYubo Miao 197a0e2905bSYubo Miao rbuf = aml_resource_template(); 198a0e2905bSYubo Miao aml_append(rbuf, 199a0e2905bSYubo Miao aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE, 200a0e2905bSYubo Miao 0x0000, 0x0000, nr_pcie_buses - 1, 0x0000, 201a0e2905bSYubo Miao nr_pcie_buses)); 202a0e2905bSYubo Miao if (cfg->mmio32.size) { 203a0e2905bSYubo Miao aml_append(rbuf, 204a0e2905bSYubo Miao aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, 205a0e2905bSYubo Miao AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, 206a0e2905bSYubo Miao cfg->mmio32.base, 207a0e2905bSYubo Miao cfg->mmio32.base + cfg->mmio32.size - 1, 208a0e2905bSYubo Miao 0x0000, 209a0e2905bSYubo Miao cfg->mmio32.size)); 210a0e2905bSYubo Miao } 211a0e2905bSYubo Miao if (cfg->pio.size) { 212a0e2905bSYubo Miao aml_append(rbuf, 213a0e2905bSYubo Miao aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE, 214a0e2905bSYubo Miao AML_ENTIRE_RANGE, 0x0000, 0x0000, 215a0e2905bSYubo Miao cfg->pio.size - 1, 216a0e2905bSYubo Miao cfg->pio.base, 217a0e2905bSYubo Miao cfg->pio.size)); 218a0e2905bSYubo Miao } 219a0e2905bSYubo Miao if (cfg->mmio64.size) { 220a0e2905bSYubo Miao aml_append(rbuf, 221a0e2905bSYubo Miao aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, 222a0e2905bSYubo Miao AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, 223a0e2905bSYubo Miao cfg->mmio64.base, 224a0e2905bSYubo Miao cfg->mmio64.base + cfg->mmio64.size - 1, 225a0e2905bSYubo Miao 0x0000, 226a0e2905bSYubo Miao cfg->mmio64.size)); 227a0e2905bSYubo Miao } 228a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_CRS", rbuf)); 229a0e2905bSYubo Miao 230a0e2905bSYubo Miao acpi_dsdt_add_pci_osc(dev); 2315b85eabeSGerd Hoffmann 2325b85eabeSGerd Hoffmann Aml *dev_res0 = aml_device("%s", "RES0"); 2335b85eabeSGerd Hoffmann aml_append(dev_res0, aml_name_decl("_HID", aml_string("PNP0C02"))); 2345b85eabeSGerd Hoffmann crs = aml_resource_template(); 2355b85eabeSGerd Hoffmann aml_append(crs, 2365b85eabeSGerd Hoffmann aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, 2375b85eabeSGerd Hoffmann AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, 2385b85eabeSGerd Hoffmann cfg->ecam.base, 2395b85eabeSGerd Hoffmann cfg->ecam.base + cfg->ecam.size - 1, 2405b85eabeSGerd Hoffmann 0x0000, 2415b85eabeSGerd Hoffmann cfg->ecam.size)); 2425b85eabeSGerd Hoffmann aml_append(dev_res0, aml_name_decl("_CRS", crs)); 2435b85eabeSGerd Hoffmann aml_append(dev, dev_res0); 2445b85eabeSGerd Hoffmann aml_append(scope, dev); 2455b85eabeSGerd Hoffmann } 246