xref: /qemu/hw/pci-host/bonito.c (revision f3db354ca4435ce5347f87f06a3e706f0685ecd2)
1d0f7453dSHuacai Chen /*
2d0f7453dSHuacai Chen  * bonito north bridge support
3d0f7453dSHuacai Chen  *
4d0f7453dSHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5d0f7453dSHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
6d0f7453dSHuacai Chen  *
7d0f7453dSHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11d0f7453dSHuacai Chen  */
12d0f7453dSHuacai Chen 
13d0f7453dSHuacai Chen /*
14d0f7453dSHuacai Chen  * fulong 2e mini pc has a bonito north bridge.
15d0f7453dSHuacai Chen  */
16d0f7453dSHuacai Chen 
17*f3db354cSFilip Bozuta /*
18*f3db354cSFilip Bozuta  * what is the meaning of devfn in qemu and IDSEL in bonito northbridge?
19d0f7453dSHuacai Chen  *
20d0f7453dSHuacai Chen  * devfn   pci_slot<<3  + funno
21d0f7453dSHuacai Chen  * one pci bus can have 32 devices and each device can have 8 functions.
22d0f7453dSHuacai Chen  *
23d0f7453dSHuacai Chen  * In bonito north bridge, pci slot = IDSEL bit - 12.
24d0f7453dSHuacai Chen  * For example, PCI_IDSEL_VIA686B = 17,
25d0f7453dSHuacai Chen  * pci slot = 17-12=5
26d0f7453dSHuacai Chen  *
27d0f7453dSHuacai Chen  * so
28d0f7453dSHuacai Chen  * VT686B_FUN0's devfn = (5<<3)+0
29d0f7453dSHuacai Chen  * VT686B_FUN1's devfn = (5<<3)+1
30d0f7453dSHuacai Chen  *
31d0f7453dSHuacai Chen  * qemu also uses pci address for north bridge to access pci config register.
32d0f7453dSHuacai Chen  * bus_no   [23:16]
33d0f7453dSHuacai Chen  * dev_no   [15:11]
34d0f7453dSHuacai Chen  * fun_no   [10:8]
35d0f7453dSHuacai Chen  * reg_no   [7:2]
36d0f7453dSHuacai Chen  *
37d0f7453dSHuacai Chen  * so function bonito_sbridge_pciaddr for the translation from
38d0f7453dSHuacai Chen  * north bridge address to pci address.
39d0f7453dSHuacai Chen  */
40d0f7453dSHuacai Chen 
4197d5408fSPeter Maydell #include "qemu/osdep.h"
420151abe4SAlistair Francis #include "qemu/error-report.h"
4383c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
440d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
4564552b6bSMarkus Armbruster #include "hw/irq.h"
460d09e41aSPaolo Bonzini #include "hw/mips/mips.h"
4783c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h"
48d6454270SMarkus Armbruster #include "migration/vmstate.h"
4971e8a915SMarkus Armbruster #include "sysemu/reset.h"
5054d31236SMarkus Armbruster #include "sysemu/runstate.h"
51022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
52d0f7453dSHuacai Chen 
53*f3db354cSFilip Bozuta /* #define DEBUG_BONITO */
54d0f7453dSHuacai Chen 
55d0f7453dSHuacai Chen #ifdef DEBUG_BONITO
56a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__)
57d0f7453dSHuacai Chen #else
58d0f7453dSHuacai Chen #define DPRINTF(fmt, ...)
59d0f7453dSHuacai Chen #endif
60d0f7453dSHuacai Chen 
61d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/
62d0f7453dSHuacai Chen #define BONITO_BOOT_BASE        0x1fc00000
63d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE        0x00100000
64d0f7453dSHuacai Chen #define BONITO_BOOT_TOP         (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1)
65d0f7453dSHuacai Chen #define BONITO_FLASH_BASE       0x1c000000
66d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE       0x03000000
67d0f7453dSHuacai Chen #define BONITO_FLASH_TOP        (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1)
68d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE      0x1f800000
69d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE      0x00400000
70d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP       (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1)
71d0f7453dSHuacai Chen #define BONITO_REG_BASE         0x1fe00000
72d0f7453dSHuacai Chen #define BONITO_REG_SIZE         0x00040000
73d0f7453dSHuacai Chen #define BONITO_REG_TOP          (BONITO_REG_BASE + BONITO_REG_SIZE - 1)
74d0f7453dSHuacai Chen #define BONITO_DEV_BASE         0x1ff00000
75d0f7453dSHuacai Chen #define BONITO_DEV_SIZE         0x00100000
76d0f7453dSHuacai Chen #define BONITO_DEV_TOP          (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1)
77d0f7453dSHuacai Chen #define BONITO_PCILO_BASE       0x10000000
78d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA    0xb0000000
79d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE       0x0c000000
80d0f7453dSHuacai Chen #define BONITO_PCILO_TOP        (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1)
81d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE      0x10000000
82d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE      0x14000000
83d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE      0x18000000
84d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE       0x20000000
85d0f7453dSHuacai Chen #define BONITO_PCIHI_SIZE       0x20000000
86d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP        (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1)
87d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE       0x1fd00000
88d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA    0xbfd00000
89d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE       0x00010000
90d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP        (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1)
91d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE      0x1fe80000
92d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE      0x00080000
93d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP       (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1)
94d0f7453dSHuacai Chen 
95d0f7453dSHuacai Chen 
96d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE    0x00
97d0f7453dSHuacai Chen #define BONITO_REGBASE          0x100
98d0f7453dSHuacai Chen 
99d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE   (BONITO_PCICONFIGBASE + BONITO_REG_BASE)
100d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE   (0x100)
101d0f7453dSHuacai Chen 
102d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE  (BONITO_REGBASE + BONITO_REG_BASE)
103d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE  (0x70)
104d0f7453dSHuacai Chen 
105d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE  (BONITO_PCICFG_BASE)
106d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE  (BONITO_PCICFG_SIZE)
107d0f7453dSHuacai Chen 
108d0f7453dSHuacai Chen 
109d0f7453dSHuacai Chen 
110d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */
111d0f7453dSHuacai Chen /* Power on register */
112d0f7453dSHuacai Chen 
113d0f7453dSHuacai Chen #define BONITO_BONPONCFG        (0x00 >> 2)      /* 0x100 */
114d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4
115d0f7453dSHuacai Chen #define BONITO_BONGENCFG        (BONITO_BONGENCFG_OFFSET >> 2)   /*0x104 */
116d0f7453dSHuacai Chen 
117d0f7453dSHuacai Chen /* 2. IO & IDE configuration */
118d0f7453dSHuacai Chen #define BONITO_IODEVCFG         (0x08 >> 2)      /* 0x108 */
119d0f7453dSHuacai Chen 
120d0f7453dSHuacai Chen /* 3. IO & IDE configuration */
121d0f7453dSHuacai Chen #define BONITO_SDCFG            (0x0c >> 2)      /* 0x10c */
122d0f7453dSHuacai Chen 
123d0f7453dSHuacai Chen /* 4. PCI address map control */
124d0f7453dSHuacai Chen #define BONITO_PCIMAP           (0x10 >> 2)      /* 0x110 */
125d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG    (0x14 >> 2)      /* 0x114 */
126d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG       (0x18 >> 2)      /* 0x118 */
127d0f7453dSHuacai Chen 
128d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */
129d0f7453dSHuacai Chen /* GPIO Regs - r/w */
130d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET  0x1c
131d0f7453dSHuacai Chen #define BONITO_GPIODATA         (BONITO_GPIODATA_OFFSET >> 2)   /* 0x11c */
132d0f7453dSHuacai Chen #define BONITO_GPIOIE           (0x20 >> 2)      /* 0x120 */
133d0f7453dSHuacai Chen 
134d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */
135d0f7453dSHuacai Chen #define BONITO_INTEDGE          (0x24 >> 2)      /* 0x124 */
136d0f7453dSHuacai Chen #define BONITO_INTSTEER         (0x28 >> 2)      /* 0x128 */
137d0f7453dSHuacai Chen #define BONITO_INTPOL           (0x2c >> 2)      /* 0x12c */
138d0f7453dSHuacai Chen 
139d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */
140d0f7453dSHuacai Chen #define BONITO_INTENSET         (0x30 >> 2)      /* 0x130 */
141d0f7453dSHuacai Chen #define BONITO_INTENCLR         (0x34 >> 2)      /* 0x134 */
142d0f7453dSHuacai Chen #define BONITO_INTEN            (0x38 >> 2)      /* 0x138 */
143d0f7453dSHuacai Chen #define BONITO_INTISR           (0x3c >> 2)      /* 0x13c */
144d0f7453dSHuacai Chen 
145d0f7453dSHuacai Chen /* PCI mail boxes */
146d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET    0x40
147d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET    0x44
148d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET    0x48
149d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET    0x4c
150d0f7453dSHuacai Chen #define BONITO_PCIMAIL0         (0x40 >> 2)      /* 0x140 */
151d0f7453dSHuacai Chen #define BONITO_PCIMAIL1         (0x44 >> 2)      /* 0x144 */
152d0f7453dSHuacai Chen #define BONITO_PCIMAIL2         (0x48 >> 2)      /* 0x148 */
153d0f7453dSHuacai Chen #define BONITO_PCIMAIL3         (0x4c >> 2)      /* 0x14c */
154d0f7453dSHuacai Chen 
155d0f7453dSHuacai Chen /* 6. PCI cache */
156d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL     (0x50 >> 2)      /* 0x150 */
157d0f7453dSHuacai Chen #define BONITO_PCICACHETAG      (0x54 >> 2)      /* 0x154 */
158d0f7453dSHuacai Chen #define BONITO_PCIBADADDR       (0x58 >> 2)      /* 0x158 */
159d0f7453dSHuacai Chen #define BONITO_PCIMSTAT         (0x5c >> 2)      /* 0x15c */
160d0f7453dSHuacai Chen 
161d0f7453dSHuacai Chen /* 7. other*/
162d0f7453dSHuacai Chen #define BONITO_TIMECFG          (0x60 >> 2)      /* 0x160 */
163d0f7453dSHuacai Chen #define BONITO_CPUCFG           (0x64 >> 2)      /* 0x164 */
164d0f7453dSHuacai Chen #define BONITO_DQCFG            (0x68 >> 2)      /* 0x168 */
165d0f7453dSHuacai Chen #define BONITO_MEMSIZE          (0x6C >> 2)      /* 0x16c */
166d0f7453dSHuacai Chen 
167d0f7453dSHuacai Chen #define BONITO_REGS             (0x70 >> 2)
168d0f7453dSHuacai Chen 
169d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */
170d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK      0xfffff800     /* [31:11] */
171d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET    11
172d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK        0x700    /* [10:8] */
173d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET      8
174d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK        0xFC
175d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET      0
176d0f7453dSHuacai Chen 
177d0f7453dSHuacai Chen 
178d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */
179d0f7453dSHuacai Chen #define PCI_SLOT_BASE              12
180d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT      (17)
181d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B          (1 << PCI_IDSEL_VIA686B_BIT)
182d0f7453dSHuacai Chen 
183d0f7453dSHuacai Chen #define PCI_ADDR(busno , devno , funno , regno)  \
184*f3db354cSFilip Bozuta     ((((busno) << 16) & 0xff0000) + (((devno) << 11) & 0xf800) + \
185*f3db354cSFilip Bozuta     (((funno) << 8) & 0x700) + (regno))
186d0f7453dSHuacai Chen 
187c5589ee9SAndreas Färber typedef struct BonitoState BonitoState;
188d0f7453dSHuacai Chen 
189*f3db354cSFilip Bozuta typedef struct PCIBonitoState {
190d0f7453dSHuacai Chen     PCIDevice dev;
191c5589ee9SAndreas Färber 
192d0f7453dSHuacai Chen     BonitoState *pcihost;
193d0f7453dSHuacai Chen     uint32_t regs[BONITO_REGS];
194d0f7453dSHuacai Chen 
195d0f7453dSHuacai Chen     struct bonldma {
196d0f7453dSHuacai Chen         uint32_t ldmactrl;
197d0f7453dSHuacai Chen         uint32_t ldmastat;
198d0f7453dSHuacai Chen         uint32_t ldmaaddr;
199d0f7453dSHuacai Chen         uint32_t ldmago;
200d0f7453dSHuacai Chen     } bonldma;
201d0f7453dSHuacai Chen 
202d0f7453dSHuacai Chen     /* Based at 1fe00300, bonito Copier */
203d0f7453dSHuacai Chen     struct boncop {
204d0f7453dSHuacai Chen         uint32_t copctrl;
205d0f7453dSHuacai Chen         uint32_t copstat;
206d0f7453dSHuacai Chen         uint32_t coppaddr;
207d0f7453dSHuacai Chen         uint32_t copgo;
208d0f7453dSHuacai Chen     } boncop;
209d0f7453dSHuacai Chen 
210d0f7453dSHuacai Chen     /* Bonito registers */
21189200979SBenoît Canet     MemoryRegion iomem;
212def344a6SBenoît Canet     MemoryRegion iomem_ldma;
2139a542a48SBenoît Canet     MemoryRegion iomem_cop;
214e37b80faSPaolo Bonzini     MemoryRegion bonito_pciio;
215e37b80faSPaolo Bonzini     MemoryRegion bonito_localio;
216d0f7453dSHuacai Chen 
217d0f7453dSHuacai Chen } PCIBonitoState;
218d0f7453dSHuacai Chen 
219a2a645d9SCao jin struct BonitoState {
220a2a645d9SCao jin     PCIHostState parent_obj;
221a2a645d9SCao jin     qemu_irq *pic;
222a2a645d9SCao jin     PCIBonitoState *pci_dev;
223f7cf2219SBALATON Zoltan     MemoryRegion pci_mem;
224a2a645d9SCao jin };
225a2a645d9SCao jin 
226a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost"
227c5589ee9SAndreas Färber #define BONITO_PCI_HOST_BRIDGE(obj) \
228c5589ee9SAndreas Färber     OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE)
229c5589ee9SAndreas Färber 
230a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito"
231a2a645d9SCao jin #define PCI_BONITO(obj) \
232a2a645d9SCao jin     OBJECT_CHECK(PCIBonitoState, (obj), TYPE_PCI_BONITO)
233d0f7453dSHuacai Chen 
234a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr,
23589200979SBenoît Canet                           uint64_t val, unsigned size)
236d0f7453dSHuacai Chen {
237d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
238d0f7453dSHuacai Chen     uint32_t saddr;
239d0f7453dSHuacai Chen     int reset = 0;
240d0f7453dSHuacai Chen 
2410ca4f941SPaolo Bonzini     saddr = addr >> 2;
242d0f7453dSHuacai Chen 
243*f3db354cSFilip Bozuta     DPRINTF("bonito_writel "TARGET_FMT_plx" val %x saddr %x\n",
244*f3db354cSFilip Bozuta             addr, val, saddr);
245d0f7453dSHuacai Chen     switch (saddr) {
246d0f7453dSHuacai Chen     case BONITO_BONPONCFG:
247d0f7453dSHuacai Chen     case BONITO_IODEVCFG:
248d0f7453dSHuacai Chen     case BONITO_SDCFG:
249d0f7453dSHuacai Chen     case BONITO_PCIMAP:
250d0f7453dSHuacai Chen     case BONITO_PCIMEMBASECFG:
251d0f7453dSHuacai Chen     case BONITO_PCIMAP_CFG:
252d0f7453dSHuacai Chen     case BONITO_GPIODATA:
253d0f7453dSHuacai Chen     case BONITO_GPIOIE:
254d0f7453dSHuacai Chen     case BONITO_INTEDGE:
255d0f7453dSHuacai Chen     case BONITO_INTSTEER:
256d0f7453dSHuacai Chen     case BONITO_INTPOL:
257d0f7453dSHuacai Chen     case BONITO_PCIMAIL0:
258d0f7453dSHuacai Chen     case BONITO_PCIMAIL1:
259d0f7453dSHuacai Chen     case BONITO_PCIMAIL2:
260d0f7453dSHuacai Chen     case BONITO_PCIMAIL3:
261d0f7453dSHuacai Chen     case BONITO_PCICACHECTRL:
262d0f7453dSHuacai Chen     case BONITO_PCICACHETAG:
263d0f7453dSHuacai Chen     case BONITO_PCIBADADDR:
264d0f7453dSHuacai Chen     case BONITO_PCIMSTAT:
265d0f7453dSHuacai Chen     case BONITO_TIMECFG:
266d0f7453dSHuacai Chen     case BONITO_CPUCFG:
267d0f7453dSHuacai Chen     case BONITO_DQCFG:
268d0f7453dSHuacai Chen     case BONITO_MEMSIZE:
269d0f7453dSHuacai Chen         s->regs[saddr] = val;
270d0f7453dSHuacai Chen         break;
271d0f7453dSHuacai Chen     case BONITO_BONGENCFG:
272d0f7453dSHuacai Chen         if (!(s->regs[saddr] & 0x04) && (val & 0x04)) {
273d0f7453dSHuacai Chen             reset = 1; /* bit 2 jump from 0 to 1 cause reset */
274d0f7453dSHuacai Chen         }
275d0f7453dSHuacai Chen         s->regs[saddr] = val;
276d0f7453dSHuacai Chen         if (reset) {
277cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
278d0f7453dSHuacai Chen         }
279d0f7453dSHuacai Chen         break;
280d0f7453dSHuacai Chen     case BONITO_INTENSET:
281d0f7453dSHuacai Chen         s->regs[BONITO_INTENSET] = val;
282d0f7453dSHuacai Chen         s->regs[BONITO_INTEN] |= val;
283d0f7453dSHuacai Chen         break;
284d0f7453dSHuacai Chen     case BONITO_INTENCLR:
285d0f7453dSHuacai Chen         s->regs[BONITO_INTENCLR] = val;
286d0f7453dSHuacai Chen         s->regs[BONITO_INTEN] &= ~val;
287d0f7453dSHuacai Chen         break;
288d0f7453dSHuacai Chen     case BONITO_INTEN:
289d0f7453dSHuacai Chen     case BONITO_INTISR:
290d0f7453dSHuacai Chen         DPRINTF("write to readonly bonito register %x\n", saddr);
291d0f7453dSHuacai Chen         break;
292d0f7453dSHuacai Chen     default:
293d0f7453dSHuacai Chen         DPRINTF("write to unknown bonito register %x\n", saddr);
294d0f7453dSHuacai Chen         break;
295d0f7453dSHuacai Chen     }
296d0f7453dSHuacai Chen }
297d0f7453dSHuacai Chen 
298a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr,
29989200979SBenoît Canet                              unsigned size)
300d0f7453dSHuacai Chen {
301d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
302d0f7453dSHuacai Chen     uint32_t saddr;
303d0f7453dSHuacai Chen 
3040ca4f941SPaolo Bonzini     saddr = addr >> 2;
305d0f7453dSHuacai Chen 
306d0f7453dSHuacai Chen     DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr);
307d0f7453dSHuacai Chen     switch (saddr) {
308d0f7453dSHuacai Chen     case BONITO_INTISR:
309d0f7453dSHuacai Chen         return s->regs[saddr];
310d0f7453dSHuacai Chen     default:
311d0f7453dSHuacai Chen         return s->regs[saddr];
312d0f7453dSHuacai Chen     }
313d0f7453dSHuacai Chen }
314d0f7453dSHuacai Chen 
31589200979SBenoît Canet static const MemoryRegionOps bonito_ops = {
31689200979SBenoît Canet     .read = bonito_readl,
31789200979SBenoît Canet     .write = bonito_writel,
31889200979SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
31989200979SBenoît Canet     .valid = {
32089200979SBenoît Canet         .min_access_size = 4,
32189200979SBenoît Canet         .max_access_size = 4,
32289200979SBenoît Canet     },
323d0f7453dSHuacai Chen };
324d0f7453dSHuacai Chen 
325a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr,
326183e1d40SBenoît Canet                                   uint64_t val, unsigned size)
327d0f7453dSHuacai Chen {
328d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
329c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
330d0f7453dSHuacai Chen 
331d0f7453dSHuacai Chen     DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %x\n", addr, val);
332c5589ee9SAndreas Färber     d->config_write(d, addr, val, 4);
333d0f7453dSHuacai Chen }
334d0f7453dSHuacai Chen 
335a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr,
336183e1d40SBenoît Canet                                      unsigned size)
337d0f7453dSHuacai Chen {
338d0f7453dSHuacai Chen 
339d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
340c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
341d0f7453dSHuacai Chen 
342d0f7453dSHuacai Chen     DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr);
343c5589ee9SAndreas Färber     return d->config_read(d, addr, 4);
344d0f7453dSHuacai Chen }
345d0f7453dSHuacai Chen 
346d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */
347d0f7453dSHuacai Chen 
348183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = {
349183e1d40SBenoît Canet     .read = bonito_pciconf_readl,
350183e1d40SBenoît Canet     .write = bonito_pciconf_writel,
351183e1d40SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
352183e1d40SBenoît Canet     .valid = {
353183e1d40SBenoît Canet         .min_access_size = 4,
354183e1d40SBenoît Canet         .max_access_size = 4,
355183e1d40SBenoît Canet     },
356d0f7453dSHuacai Chen };
357d0f7453dSHuacai Chen 
358a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr,
359def344a6SBenoît Canet                                   unsigned size)
360d0f7453dSHuacai Chen {
361d0f7453dSHuacai Chen     uint32_t val;
362d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
363d0f7453dSHuacai Chen 
36458d47978SPeter Maydell     if (addr >= sizeof(s->bonldma)) {
36558d47978SPeter Maydell         return 0;
36658d47978SPeter Maydell     }
36758d47978SPeter Maydell 
368d0f7453dSHuacai Chen     val = ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)];
369d0f7453dSHuacai Chen 
370d0f7453dSHuacai Chen     return val;
371d0f7453dSHuacai Chen }
372d0f7453dSHuacai Chen 
373a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr,
374def344a6SBenoît Canet                                uint64_t val, unsigned size)
375d0f7453dSHuacai Chen {
376d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
377d0f7453dSHuacai Chen 
37858d47978SPeter Maydell     if (addr >= sizeof(s->bonldma)) {
37958d47978SPeter Maydell         return;
38058d47978SPeter Maydell     }
38158d47978SPeter Maydell 
382d0f7453dSHuacai Chen     ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)] = val & 0xffffffff;
383d0f7453dSHuacai Chen }
384d0f7453dSHuacai Chen 
385def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = {
386def344a6SBenoît Canet     .read = bonito_ldma_readl,
387def344a6SBenoît Canet     .write = bonito_ldma_writel,
388def344a6SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
389def344a6SBenoît Canet     .valid = {
390def344a6SBenoît Canet         .min_access_size = 4,
391def344a6SBenoît Canet         .max_access_size = 4,
392def344a6SBenoît Canet     },
393d0f7453dSHuacai Chen };
394d0f7453dSHuacai Chen 
395a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr,
3969a542a48SBenoît Canet                                  unsigned size)
397d0f7453dSHuacai Chen {
398d0f7453dSHuacai Chen     uint32_t val;
399d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
400d0f7453dSHuacai Chen 
40158d47978SPeter Maydell     if (addr >= sizeof(s->boncop)) {
40258d47978SPeter Maydell         return 0;
40358d47978SPeter Maydell     }
40458d47978SPeter Maydell 
405d0f7453dSHuacai Chen     val = ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)];
406d0f7453dSHuacai Chen 
407d0f7453dSHuacai Chen     return val;
408d0f7453dSHuacai Chen }
409d0f7453dSHuacai Chen 
410a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr,
4119a542a48SBenoît Canet                               uint64_t val, unsigned size)
412d0f7453dSHuacai Chen {
413d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
414d0f7453dSHuacai Chen 
41558d47978SPeter Maydell     if (addr >= sizeof(s->boncop)) {
41658d47978SPeter Maydell         return;
41758d47978SPeter Maydell     }
41858d47978SPeter Maydell 
419d0f7453dSHuacai Chen     ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)] = val & 0xffffffff;
420d0f7453dSHuacai Chen }
421d0f7453dSHuacai Chen 
4229a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = {
4239a542a48SBenoît Canet     .read = bonito_cop_readl,
4249a542a48SBenoît Canet     .write = bonito_cop_writel,
4259a542a48SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
4269a542a48SBenoît Canet     .valid = {
4279a542a48SBenoît Canet         .min_access_size = 4,
4289a542a48SBenoît Canet         .max_access_size = 4,
4299a542a48SBenoît Canet     },
430d0f7453dSHuacai Chen };
431d0f7453dSHuacai Chen 
432a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr)
433d0f7453dSHuacai Chen {
434d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
4358558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
436d0f7453dSHuacai Chen     uint32_t cfgaddr;
437d0f7453dSHuacai Chen     uint32_t idsel;
438d0f7453dSHuacai Chen     uint32_t devno;
439d0f7453dSHuacai Chen     uint32_t funno;
440d0f7453dSHuacai Chen     uint32_t regno;
441d0f7453dSHuacai Chen     uint32_t pciaddr;
442d0f7453dSHuacai Chen 
443d0f7453dSHuacai Chen     /* support type0 pci config */
444d0f7453dSHuacai Chen     if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) {
445d0f7453dSHuacai Chen         return 0xffffffff;
446d0f7453dSHuacai Chen     }
447d0f7453dSHuacai Chen 
448d0f7453dSHuacai Chen     cfgaddr = addr & 0xffff;
449d0f7453dSHuacai Chen     cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16;
450d0f7453dSHuacai Chen 
451*f3db354cSFilip Bozuta     idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >>
452*f3db354cSFilip Bozuta              BONITO_PCICONF_IDSEL_OFFSET;
453786a4ea8SStefan Hajnoczi     devno = ctz32(idsel);
454d0f7453dSHuacai Chen     funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET;
455d0f7453dSHuacai Chen     regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET;
456d0f7453dSHuacai Chen 
457d0f7453dSHuacai Chen     if (idsel == 0) {
4580151abe4SAlistair Francis         error_report("error in bonito pci config address " TARGET_FMT_plx
4590151abe4SAlistair Francis                      ",pcimap_cfg=%x", addr, s->regs[BONITO_PCIMAP_CFG]);
460d0f7453dSHuacai Chen         exit(1);
461d0f7453dSHuacai Chen     }
462c5589ee9SAndreas Färber     pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno);
463d0f7453dSHuacai Chen     DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n",
464c5589ee9SAndreas Färber         cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno);
465d0f7453dSHuacai Chen 
466d0f7453dSHuacai Chen     return pciaddr;
467d0f7453dSHuacai Chen }
468d0f7453dSHuacai Chen 
469421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val,
470421ab725SPeter Maydell                                   unsigned size)
471d0f7453dSHuacai Chen {
472d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
473c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
4748558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
475d0f7453dSHuacai Chen     uint32_t pciaddr;
476d0f7453dSHuacai Chen     uint16_t status;
477d0f7453dSHuacai Chen 
478421ab725SPeter Maydell     DPRINTF("bonito_spciconf_write "TARGET_FMT_plx" size %d val %x\n",
479421ab725SPeter Maydell             addr, size, val);
480d0f7453dSHuacai Chen 
481d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
482d0f7453dSHuacai Chen 
483d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
484d0f7453dSHuacai Chen         return;
485d0f7453dSHuacai Chen     }
486d0f7453dSHuacai Chen 
487d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
488c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
489421ab725SPeter Maydell     pci_data_write(phb->bus, phb->config_reg, val, size);
490d0f7453dSHuacai Chen 
491d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
492c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
493d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
494c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
495d0f7453dSHuacai Chen }
496d0f7453dSHuacai Chen 
497421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size)
498d0f7453dSHuacai Chen {
499d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
500c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
5018558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
502d0f7453dSHuacai Chen     uint32_t pciaddr;
503d0f7453dSHuacai Chen     uint16_t status;
504d0f7453dSHuacai Chen 
505421ab725SPeter Maydell     DPRINTF("bonito_spciconf_read "TARGET_FMT_plx" size %d\n", addr, size);
506d0f7453dSHuacai Chen 
507d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
508d0f7453dSHuacai Chen 
509d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
510421ab725SPeter Maydell         return MAKE_64BIT_MASK(0, size * 8);
511d0f7453dSHuacai Chen     }
512d0f7453dSHuacai Chen 
513d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
514c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
515d0f7453dSHuacai Chen 
516d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
517c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
518d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
519c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
520d0f7453dSHuacai Chen 
521421ab725SPeter Maydell     return pci_data_read(phb->bus, phb->config_reg, size);
522d0f7453dSHuacai Chen }
523d0f7453dSHuacai Chen 
524d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */
525845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = {
526421ab725SPeter Maydell     .read = bonito_spciconf_read,
527421ab725SPeter Maydell     .write = bonito_spciconf_write,
528421ab725SPeter Maydell     .valid.min_access_size = 1,
529421ab725SPeter Maydell     .valid.max_access_size = 4,
530421ab725SPeter Maydell     .impl.min_access_size = 1,
531421ab725SPeter Maydell     .impl.max_access_size = 4,
532845cbeb8SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
533d0f7453dSHuacai Chen };
534d0f7453dSHuacai Chen 
535d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32
536d0f7453dSHuacai Chen 
537d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level)
538d0f7453dSHuacai Chen {
539c5589ee9SAndreas Färber     BonitoState *s = opaque;
540c5589ee9SAndreas Färber     qemu_irq *pic = s->pic;
541c5589ee9SAndreas Färber     PCIBonitoState *bonito_state = s->pci_dev;
542d0f7453dSHuacai Chen     int internal_irq = irq_num - BONITO_IRQ_BASE;
543d0f7453dSHuacai Chen 
544d0f7453dSHuacai Chen     if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) {
545d0f7453dSHuacai Chen         qemu_irq_pulse(*pic);
546d0f7453dSHuacai Chen     } else {   /* level triggered */
547d0f7453dSHuacai Chen         if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) {
548d0f7453dSHuacai Chen             qemu_irq_raise(*pic);
549d0f7453dSHuacai Chen         } else {
550d0f7453dSHuacai Chen             qemu_irq_lower(*pic);
551d0f7453dSHuacai Chen         }
552d0f7453dSHuacai Chen     }
553d0f7453dSHuacai Chen }
554d0f7453dSHuacai Chen 
555d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */
556d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice *pci_dev, int irq_num)
557d0f7453dSHuacai Chen {
558d0f7453dSHuacai Chen     int slot;
559d0f7453dSHuacai Chen 
560d0f7453dSHuacai Chen     slot = (pci_dev->devfn >> 3);
561d0f7453dSHuacai Chen 
562d0f7453dSHuacai Chen     switch (slot) {
563d0f7453dSHuacai Chen     case 5:   /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */
564d0f7453dSHuacai Chen         return irq_num % 4 + BONITO_IRQ_BASE;
565d0f7453dSHuacai Chen     case 6:   /* FULONG2E_ATI_SLOT, VGA */
566d0f7453dSHuacai Chen         return 4 + BONITO_IRQ_BASE;
567d0f7453dSHuacai Chen     case 7:   /* FULONG2E_RTL_SLOT, RTL8139 */
568d0f7453dSHuacai Chen         return 5 + BONITO_IRQ_BASE;
569d0f7453dSHuacai Chen     case 8 ... 12: /* PCI slot 1 to 4 */
570d0f7453dSHuacai Chen         return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE;
571d0f7453dSHuacai Chen     default:  /* Unknown device, don't do any translation */
572d0f7453dSHuacai Chen         return irq_num;
573d0f7453dSHuacai Chen     }
574d0f7453dSHuacai Chen }
575d0f7453dSHuacai Chen 
576d0f7453dSHuacai Chen static void bonito_reset(void *opaque)
577d0f7453dSHuacai Chen {
578d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
579d0f7453dSHuacai Chen 
580d0f7453dSHuacai Chen     /* set the default value of north bridge registers */
581d0f7453dSHuacai Chen 
582d0f7453dSHuacai Chen     s->regs[BONITO_BONPONCFG] = 0xc40;
583d0f7453dSHuacai Chen     s->regs[BONITO_BONGENCFG] = 0x1384;
584d0f7453dSHuacai Chen     s->regs[BONITO_IODEVCFG] = 0x2bff8010;
585d0f7453dSHuacai Chen     s->regs[BONITO_SDCFG] = 0x255e0091;
586d0f7453dSHuacai Chen 
587d0f7453dSHuacai Chen     s->regs[BONITO_GPIODATA] = 0x1ff;
588d0f7453dSHuacai Chen     s->regs[BONITO_GPIOIE] = 0x1ff;
589d0f7453dSHuacai Chen     s->regs[BONITO_DQCFG] = 0x8;
590d0f7453dSHuacai Chen     s->regs[BONITO_MEMSIZE] = 0x10000000;
591d0f7453dSHuacai Chen     s->regs[BONITO_PCIMAP] = 0x6140;
592d0f7453dSHuacai Chen }
593d0f7453dSHuacai Chen 
594d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = {
595d0f7453dSHuacai Chen     .name = "Bonito",
596d0f7453dSHuacai Chen     .version_id = 1,
597d0f7453dSHuacai Chen     .minimum_version_id = 1,
598d0f7453dSHuacai Chen     .fields = (VMStateField[]) {
599d0f7453dSHuacai Chen         VMSTATE_PCI_DEVICE(dev, PCIBonitoState),
600d0f7453dSHuacai Chen         VMSTATE_END_OF_LIST()
601d0f7453dSHuacai Chen     }
602d0f7453dSHuacai Chen };
603d0f7453dSHuacai Chen 
604e800894aSPhilippe Mathieu-Daudé static void bonito_pcihost_realize(DeviceState *dev, Error **errp)
605d0f7453dSHuacai Chen {
6068558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(dev);
607f7cf2219SBALATON Zoltan     BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev);
608c5589ee9SAndreas Färber 
609f7cf2219SBALATON Zoltan     memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCILO_SIZE);
6101115ff6dSDavid Gibson     phb->bus = pci_register_root_bus(DEVICE(dev), "pci",
6111115ff6dSDavid Gibson                                      pci_bonito_set_irq, pci_bonito_map_irq,
612f7cf2219SBALATON Zoltan                                      dev, &bs->pci_mem, get_system_io(),
61360a0e443SAlex Williamson                                      0x28, 32, TYPE_PCI_BUS);
614f7cf2219SBALATON Zoltan     memory_region_add_subregion(get_system_memory(), BONITO_PCILO_BASE,
615f7cf2219SBALATON Zoltan                                 &bs->pci_mem);
616d0f7453dSHuacai Chen }
617d0f7453dSHuacai Chen 
6189af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp)
619d0f7453dSHuacai Chen {
620a2a645d9SCao jin     PCIBonitoState *s = PCI_BONITO(dev);
621c5589ee9SAndreas Färber     SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost);
6228558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
623d0f7453dSHuacai Chen 
624*f3db354cSFilip Bozuta     /*
625*f3db354cSFilip Bozuta      * Bonito North Bridge, built on FPGA,
626*f3db354cSFilip Bozuta      * VENDOR_ID/DEVICE_ID are "undefined"
627*f3db354cSFilip Bozuta      */
628d0f7453dSHuacai Chen     pci_config_set_prog_interface(dev->config, 0x00);
629d0f7453dSHuacai Chen 
630d0f7453dSHuacai Chen     /* set the north bridge register mapping */
63140c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s,
63289200979SBenoît Canet                           "north-bridge-register", BONITO_INTERNAL_REG_SIZE);
633750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem);
63489200979SBenoît Canet     sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE);
635d0f7453dSHuacai Chen 
636d0f7453dSHuacai Chen     /* set the north bridge pci configure  mapping */
63740c5dce9SPaolo Bonzini     memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s,
638183e1d40SBenoît Canet                           "north-bridge-pci-config", BONITO_PCICONFIG_SIZE);
639c5589ee9SAndreas Färber     sysbus_init_mmio(sysbus, &phb->conf_mem);
640183e1d40SBenoît Canet     sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE);
641d0f7453dSHuacai Chen 
642d0f7453dSHuacai Chen     /* set the south bridge pci configure  mapping */
64340c5dce9SPaolo Bonzini     memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s,
644845cbeb8SBenoît Canet                           "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE);
645c5589ee9SAndreas Färber     sysbus_init_mmio(sysbus, &phb->data_mem);
646845cbeb8SBenoît Canet     sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE);
647d0f7453dSHuacai Chen 
64840c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s,
649def344a6SBenoît Canet                           "ldma", 0x100);
650750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem_ldma);
651def344a6SBenoît Canet     sysbus_mmio_map(sysbus, 3, 0xbfe00200);
652d0f7453dSHuacai Chen 
65340c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s,
6549a542a48SBenoît Canet                           "cop", 0x100);
655750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem_cop);
6569a542a48SBenoît Canet     sysbus_mmio_map(sysbus, 4, 0xbfe00300);
657d0f7453dSHuacai Chen 
658d0f7453dSHuacai Chen     /* Map PCI IO Space  0x1fd0 0000 - 0x1fd1 0000 */
659e37b80faSPaolo Bonzini     memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio",
660e37b80faSPaolo Bonzini                              get_system_io(), 0, BONITO_PCIIO_SIZE);
661e37b80faSPaolo Bonzini     sysbus_init_mmio(sysbus, &s->bonito_pciio);
662e37b80faSPaolo Bonzini     sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE);
663d0f7453dSHuacai Chen 
664d0f7453dSHuacai Chen     /* add pci local io mapping */
665e37b80faSPaolo Bonzini     memory_region_init_alias(&s->bonito_localio, OBJECT(s), "isa_mmio",
666e37b80faSPaolo Bonzini                              get_system_io(), 0, BONITO_DEV_SIZE);
667e37b80faSPaolo Bonzini     sysbus_init_mmio(sysbus, &s->bonito_localio);
668e37b80faSPaolo Bonzini     sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE);
669d0f7453dSHuacai Chen 
670d0f7453dSHuacai Chen     /* set the default value of north bridge pci config */
671d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_COMMAND, 0x0000);
672d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_STATUS, 0x0000);
673d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000);
674d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000);
675d0f7453dSHuacai Chen 
676d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00);
677d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01);
678d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c);
679d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_MAX_LAT, 0x00);
680d0f7453dSHuacai Chen 
681d0f7453dSHuacai Chen     qemu_register_reset(bonito_reset, s);
682d0f7453dSHuacai Chen }
683d0f7453dSHuacai Chen 
684d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic)
685d0f7453dSHuacai Chen {
686d0f7453dSHuacai Chen     DeviceState *dev;
687d0f7453dSHuacai Chen     BonitoState *pcihost;
688c5589ee9SAndreas Färber     PCIHostState *phb;
689d0f7453dSHuacai Chen     PCIBonitoState *s;
690d0f7453dSHuacai Chen     PCIDevice *d;
691d0f7453dSHuacai Chen 
692c5589ee9SAndreas Färber     dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE);
6938558d942SAndreas Färber     phb = PCI_HOST_BRIDGE(dev);
694c5589ee9SAndreas Färber     pcihost = BONITO_PCI_HOST_BRIDGE(dev);
695c5589ee9SAndreas Färber     pcihost->pic = pic;
696d0f7453dSHuacai Chen     qdev_init_nofail(dev);
697d0f7453dSHuacai Chen 
698a2a645d9SCao jin     d = pci_create(phb->bus, PCI_DEVFN(0, 0), TYPE_PCI_BONITO);
699a2a645d9SCao jin     s = PCI_BONITO(d);
700d0f7453dSHuacai Chen     s->pcihost = pcihost;
701c5589ee9SAndreas Färber     pcihost->pci_dev = s;
702c5589ee9SAndreas Färber     qdev_init_nofail(DEVICE(d));
703d0f7453dSHuacai Chen 
704c5589ee9SAndreas Färber     return phb->bus;
705d0f7453dSHuacai Chen }
706d0f7453dSHuacai Chen 
70740021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data)
70840021f08SAnthony Liguori {
70939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
71040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
71140021f08SAnthony Liguori 
7129af21dbeSMarkus Armbruster     k->realize = bonito_realize;
71340021f08SAnthony Liguori     k->vendor_id = 0xdf53;
71440021f08SAnthony Liguori     k->device_id = 0x00d5;
71540021f08SAnthony Liguori     k->revision = 0x01;
71640021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_HOST;
71739bffca2SAnthony Liguori     dc->desc = "Host bridge";
71839bffca2SAnthony Liguori     dc->vmsd = &vmstate_bonito;
71908c58f92SMarkus Armbruster     /*
72008c58f92SMarkus Armbruster      * PCI-facing part of the host bridge, not usable without the
72108c58f92SMarkus Armbruster      * host-facing part, which can't be device_add'ed, yet.
72208c58f92SMarkus Armbruster      */
723e90f2a8cSEduardo Habkost     dc->user_creatable = false;
72440021f08SAnthony Liguori }
72540021f08SAnthony Liguori 
7264240abffSAndreas Färber static const TypeInfo bonito_info = {
727a2a645d9SCao jin     .name          = TYPE_PCI_BONITO,
72839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
72939bffca2SAnthony Liguori     .instance_size = sizeof(PCIBonitoState),
73040021f08SAnthony Liguori     .class_init    = bonito_class_init,
731fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
732fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
733fd3b02c8SEduardo Habkost         { },
734fd3b02c8SEduardo Habkost     },
735d0f7453dSHuacai Chen };
736d0f7453dSHuacai Chen 
737999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data)
738999e12bbSAnthony Liguori {
739e800894aSPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
740999e12bbSAnthony Liguori 
741e800894aSPhilippe Mathieu-Daudé     dc->realize = bonito_pcihost_realize;
742999e12bbSAnthony Liguori }
743999e12bbSAnthony Liguori 
7444240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = {
745c5589ee9SAndreas Färber     .name          = TYPE_BONITO_PCI_HOST_BRIDGE,
7468558d942SAndreas Färber     .parent        = TYPE_PCI_HOST_BRIDGE,
74739bffca2SAnthony Liguori     .instance_size = sizeof(BonitoState),
748999e12bbSAnthony Liguori     .class_init    = bonito_pcihost_class_init,
749d0f7453dSHuacai Chen };
750d0f7453dSHuacai Chen 
75183f7d43aSAndreas Färber static void bonito_register_types(void)
752d0f7453dSHuacai Chen {
75339bffca2SAnthony Liguori     type_register_static(&bonito_pcihost_info);
75439bffca2SAnthony Liguori     type_register_static(&bonito_info);
755d0f7453dSHuacai Chen }
75683f7d43aSAndreas Färber 
75783f7d43aSAndreas Färber type_init(bonito_register_types)
758