1d0f7453dSHuacai Chen /* 2d0f7453dSHuacai Chen * bonito north bridge support 3d0f7453dSHuacai Chen * 4d0f7453dSHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5d0f7453dSHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6d0f7453dSHuacai Chen * 7d0f7453dSHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11d0f7453dSHuacai Chen */ 12d0f7453dSHuacai Chen 13d0f7453dSHuacai Chen /* 14c3a09ff6SPhilippe Mathieu-Daudé * fuloong 2e mini pc has a bonito north bridge. 15d0f7453dSHuacai Chen */ 16d0f7453dSHuacai Chen 17f3db354cSFilip Bozuta /* 18f3db354cSFilip Bozuta * what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 19d0f7453dSHuacai Chen * 20d0f7453dSHuacai Chen * devfn pci_slot<<3 + funno 21d0f7453dSHuacai Chen * one pci bus can have 32 devices and each device can have 8 functions. 22d0f7453dSHuacai Chen * 23d0f7453dSHuacai Chen * In bonito north bridge, pci slot = IDSEL bit - 12. 24d0f7453dSHuacai Chen * For example, PCI_IDSEL_VIA686B = 17, 25d0f7453dSHuacai Chen * pci slot = 17-12=5 26d0f7453dSHuacai Chen * 27d0f7453dSHuacai Chen * so 28d0f7453dSHuacai Chen * VT686B_FUN0's devfn = (5<<3)+0 29d0f7453dSHuacai Chen * VT686B_FUN1's devfn = (5<<3)+1 30d0f7453dSHuacai Chen * 31d0f7453dSHuacai Chen * qemu also uses pci address for north bridge to access pci config register. 32d0f7453dSHuacai Chen * bus_no [23:16] 33d0f7453dSHuacai Chen * dev_no [15:11] 34d0f7453dSHuacai Chen * fun_no [10:8] 35d0f7453dSHuacai Chen * reg_no [7:2] 36d0f7453dSHuacai Chen * 37d0f7453dSHuacai Chen * so function bonito_sbridge_pciaddr for the translation from 38d0f7453dSHuacai Chen * north bridge address to pci address. 39d0f7453dSHuacai Chen */ 40d0f7453dSHuacai Chen 4197d5408fSPeter Maydell #include "qemu/osdep.h" 42a0b544c1SPhilippe Mathieu-Daudé #include "qemu/units.h" 433e80f690SMarkus Armbruster #include "qapi/error.h" 440151abe4SAlistair Francis #include "qemu/error-report.h" 45edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h" 4664552b6bSMarkus Armbruster #include "hw/irq.h" 470d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 48aad07969SPhilippe Mathieu-Daudé #include "hw/pci-host/bonito.h" 4983c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h" 50d6454270SMarkus Armbruster #include "migration/vmstate.h" 5154d31236SMarkus Armbruster #include "sysemu/runstate.h" 5225cca0a9SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h" 531f8a6c8bSPhilippe Mathieu-Daudé #include "hw/registerfields.h" 54db1015e9SEduardo Habkost #include "qom/object.h" 55300491f9SPhilippe Mathieu-Daudé #include "trace.h" 56d0f7453dSHuacai Chen 57f3db354cSFilip Bozuta /* #define DEBUG_BONITO */ 58d0f7453dSHuacai Chen 59d0f7453dSHuacai Chen #ifdef DEBUG_BONITO 60a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 61d0f7453dSHuacai Chen #else 62d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) 63d0f7453dSHuacai Chen #endif 64d0f7453dSHuacai Chen 65*f1c0cff8SMichael Tokarev /* from linux source code. include/asm-mips/mips-boards/bonito64.h*/ 66d0f7453dSHuacai Chen #define BONITO_BOOT_BASE 0x1fc00000 67d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE 0x00100000 68d0f7453dSHuacai Chen #define BONITO_BOOT_TOP (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1) 69d0f7453dSHuacai Chen #define BONITO_FLASH_BASE 0x1c000000 70d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE 0x03000000 71d0f7453dSHuacai Chen #define BONITO_FLASH_TOP (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1) 72d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE 0x1f800000 73d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE 0x00400000 74d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1) 75d0f7453dSHuacai Chen #define BONITO_REG_BASE 0x1fe00000 76d0f7453dSHuacai Chen #define BONITO_REG_SIZE 0x00040000 77d0f7453dSHuacai Chen #define BONITO_REG_TOP (BONITO_REG_BASE + BONITO_REG_SIZE - 1) 78d0f7453dSHuacai Chen #define BONITO_DEV_BASE 0x1ff00000 79d0f7453dSHuacai Chen #define BONITO_DEV_SIZE 0x00100000 80d0f7453dSHuacai Chen #define BONITO_DEV_TOP (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1) 81d0f7453dSHuacai Chen #define BONITO_PCILO_BASE 0x10000000 82d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA 0xb0000000 83d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE 0x0c000000 84d0f7453dSHuacai Chen #define BONITO_PCILO_TOP (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1) 85d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE 0x10000000 86d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE 0x14000000 87d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE 0x18000000 88d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE 0x20000000 89a0b544c1SPhilippe Mathieu-Daudé #define BONITO_PCIHI_SIZE 0x60000000 90d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1) 91d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE 0x1fd00000 92d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA 0xbfd00000 93d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE 0x00010000 94d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1) 95d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE 0x1fe80000 96d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE 0x00080000 97d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1) 98d0f7453dSHuacai Chen 99d0f7453dSHuacai Chen 100d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE 0x00 101d0f7453dSHuacai Chen #define BONITO_REGBASE 0x100 102d0f7453dSHuacai Chen 103d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE + BONITO_REG_BASE) 104d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE (0x100) 105d0f7453dSHuacai Chen 106d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE + BONITO_REG_BASE) 107d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE (0x70) 108d0f7453dSHuacai Chen 109d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 110d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 111d0f7453dSHuacai Chen 112d0f7453dSHuacai Chen 113d0f7453dSHuacai Chen 114d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */ 115d0f7453dSHuacai Chen /* Power on register */ 116d0f7453dSHuacai Chen 117d0f7453dSHuacai Chen #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 1181f8a6c8bSPhilippe Mathieu-Daudé 1191f8a6c8bSPhilippe Mathieu-Daudé /* PCI configuration register */ 120d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4 121d0f7453dSHuacai Chen #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET >> 2) /*0x104 */ 1221f8a6c8bSPhilippe Mathieu-Daudé REG32(BONGENCFG, 0x104) 1231f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, DEBUGMODE, 0, 1) 1241f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, SNOOP, 1, 1) 1251f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, CPUSELFRESET, 2, 1) 1261f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, BYTESWAP, 6, 1) 1271f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, UNCACHED, 7, 1) 1281f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, PREFETCH, 8, 1) 1291f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, WRITEBEHIND, 9, 1) 1301f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, PCIQUEUE, 12, 1) 131d0f7453dSHuacai Chen 132d0f7453dSHuacai Chen /* 2. IO & IDE configuration */ 133d0f7453dSHuacai Chen #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 134d0f7453dSHuacai Chen 135d0f7453dSHuacai Chen /* 3. IO & IDE configuration */ 136d0f7453dSHuacai Chen #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 137d0f7453dSHuacai Chen 138d0f7453dSHuacai Chen /* 4. PCI address map control */ 139d0f7453dSHuacai Chen #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 140d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 141d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 142d0f7453dSHuacai Chen 143d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */ 144d0f7453dSHuacai Chen /* GPIO Regs - r/w */ 145d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET 0x1c 146d0f7453dSHuacai Chen #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 147d0f7453dSHuacai Chen #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 148d0f7453dSHuacai Chen 149d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */ 150d0f7453dSHuacai Chen #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 151d0f7453dSHuacai Chen #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 152d0f7453dSHuacai Chen #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 153d0f7453dSHuacai Chen 154d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */ 155d0f7453dSHuacai Chen #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 156d0f7453dSHuacai Chen #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 157d0f7453dSHuacai Chen #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 158d0f7453dSHuacai Chen #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 159d0f7453dSHuacai Chen 160d0f7453dSHuacai Chen /* PCI mail boxes */ 161d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET 0x40 162d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET 0x44 163d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET 0x48 164d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET 0x4c 165d0f7453dSHuacai Chen #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 166d0f7453dSHuacai Chen #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 167d0f7453dSHuacai Chen #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 168d0f7453dSHuacai Chen #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 169d0f7453dSHuacai Chen 170d0f7453dSHuacai Chen /* 6. PCI cache */ 171d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 172d0f7453dSHuacai Chen #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 173d0f7453dSHuacai Chen #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 174d0f7453dSHuacai Chen #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 175d0f7453dSHuacai Chen 176d0f7453dSHuacai Chen /* 7. other*/ 177d0f7453dSHuacai Chen #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 178d0f7453dSHuacai Chen #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 179d0f7453dSHuacai Chen #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 180d0f7453dSHuacai Chen #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 181d0f7453dSHuacai Chen 182d0f7453dSHuacai Chen #define BONITO_REGS (0x70 >> 2) 183d0f7453dSHuacai Chen 184d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */ 185d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 186d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET 11 187d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 188d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET 8 189300491f9SPhilippe Mathieu-Daudé #define BONITO_PCICONF_REG_MASK_DS (~3) /* Per datasheet */ 190711ef337SPhilippe Mathieu-Daudé #define BONITO_PCICONF_REG_MASK_HW 0xff /* As seen running PMON */ 191d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET 0 192d0f7453dSHuacai Chen 193d0f7453dSHuacai Chen 194d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */ 195d0f7453dSHuacai Chen #define PCI_SLOT_BASE 12 196d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT (17) 197d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B (1 << PCI_IDSEL_VIA686B_BIT) 198d0f7453dSHuacai Chen 199d0f7453dSHuacai Chen #define PCI_ADDR(busno , devno , funno , regno) \ 2000374cbd2SPhilippe Mathieu-Daudé ((PCI_BUILD_BDF(busno, PCI_DEVFN(devno , funno)) << 8) + (regno)) 201d0f7453dSHuacai Chen 202c5589ee9SAndreas Färber typedef struct BonitoState BonitoState; 203d0f7453dSHuacai Chen 204db1015e9SEduardo Habkost struct PCIBonitoState { 205d0f7453dSHuacai Chen PCIDevice dev; 206c5589ee9SAndreas Färber 207d0f7453dSHuacai Chen BonitoState *pcihost; 208d0f7453dSHuacai Chen uint32_t regs[BONITO_REGS]; 209d0f7453dSHuacai Chen 210d0f7453dSHuacai Chen struct bonldma { 211d0f7453dSHuacai Chen uint32_t ldmactrl; 212d0f7453dSHuacai Chen uint32_t ldmastat; 213d0f7453dSHuacai Chen uint32_t ldmaaddr; 214d0f7453dSHuacai Chen uint32_t ldmago; 215d0f7453dSHuacai Chen } bonldma; 216d0f7453dSHuacai Chen 217d0f7453dSHuacai Chen /* Based at 1fe00300, bonito Copier */ 218d0f7453dSHuacai Chen struct boncop { 219d0f7453dSHuacai Chen uint32_t copctrl; 220d0f7453dSHuacai Chen uint32_t copstat; 221d0f7453dSHuacai Chen uint32_t coppaddr; 222d0f7453dSHuacai Chen uint32_t copgo; 223d0f7453dSHuacai Chen } boncop; 224d0f7453dSHuacai Chen 225d0f7453dSHuacai Chen /* Bonito registers */ 22689200979SBenoît Canet MemoryRegion iomem; 227def344a6SBenoît Canet MemoryRegion iomem_ldma; 2289a542a48SBenoît Canet MemoryRegion iomem_cop; 229e37b80faSPaolo Bonzini MemoryRegion bonito_pciio; 230e37b80faSPaolo Bonzini MemoryRegion bonito_localio; 231d0f7453dSHuacai Chen 232db1015e9SEduardo Habkost }; 233db1015e9SEduardo Habkost typedef struct PCIBonitoState PCIBonitoState; 234d0f7453dSHuacai Chen 235a2a645d9SCao jin struct BonitoState { 236a2a645d9SCao jin PCIHostState parent_obj; 237a2a645d9SCao jin qemu_irq *pic; 238a2a645d9SCao jin PCIBonitoState *pci_dev; 239f7cf2219SBALATON Zoltan MemoryRegion pci_mem; 240a2a645d9SCao jin }; 241a2a645d9SCao jin 242a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito" 2438063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PCIBonitoState, PCI_BONITO) 244d0f7453dSHuacai Chen 245a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr, 24689200979SBenoît Canet uint64_t val, unsigned size) 247d0f7453dSHuacai Chen { 248d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 249d0f7453dSHuacai Chen uint32_t saddr; 250d0f7453dSHuacai Chen int reset = 0; 251d0f7453dSHuacai Chen 2520ca4f941SPaolo Bonzini saddr = addr >> 2; 253d0f7453dSHuacai Chen 254883f2c59SPhilippe Mathieu-Daudé DPRINTF("bonito_writel "HWADDR_FMT_plx" val %lx saddr %x\n", 255f3db354cSFilip Bozuta addr, val, saddr); 256d0f7453dSHuacai Chen switch (saddr) { 257d0f7453dSHuacai Chen case BONITO_BONPONCFG: 258d0f7453dSHuacai Chen case BONITO_IODEVCFG: 259d0f7453dSHuacai Chen case BONITO_SDCFG: 260d0f7453dSHuacai Chen case BONITO_PCIMAP: 261d0f7453dSHuacai Chen case BONITO_PCIMEMBASECFG: 262d0f7453dSHuacai Chen case BONITO_PCIMAP_CFG: 263d0f7453dSHuacai Chen case BONITO_GPIODATA: 264d0f7453dSHuacai Chen case BONITO_GPIOIE: 265d0f7453dSHuacai Chen case BONITO_INTEDGE: 266d0f7453dSHuacai Chen case BONITO_INTSTEER: 267d0f7453dSHuacai Chen case BONITO_INTPOL: 268d0f7453dSHuacai Chen case BONITO_PCIMAIL0: 269d0f7453dSHuacai Chen case BONITO_PCIMAIL1: 270d0f7453dSHuacai Chen case BONITO_PCIMAIL2: 271d0f7453dSHuacai Chen case BONITO_PCIMAIL3: 272d0f7453dSHuacai Chen case BONITO_PCICACHECTRL: 273d0f7453dSHuacai Chen case BONITO_PCICACHETAG: 274d0f7453dSHuacai Chen case BONITO_PCIBADADDR: 275d0f7453dSHuacai Chen case BONITO_PCIMSTAT: 276d0f7453dSHuacai Chen case BONITO_TIMECFG: 277d0f7453dSHuacai Chen case BONITO_CPUCFG: 278d0f7453dSHuacai Chen case BONITO_DQCFG: 279d0f7453dSHuacai Chen case BONITO_MEMSIZE: 280d0f7453dSHuacai Chen s->regs[saddr] = val; 281d0f7453dSHuacai Chen break; 282d0f7453dSHuacai Chen case BONITO_BONGENCFG: 283d0f7453dSHuacai Chen if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 284d0f7453dSHuacai Chen reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 285d0f7453dSHuacai Chen } 286d0f7453dSHuacai Chen s->regs[saddr] = val; 287d0f7453dSHuacai Chen if (reset) { 288cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 289d0f7453dSHuacai Chen } 290d0f7453dSHuacai Chen break; 291d0f7453dSHuacai Chen case BONITO_INTENSET: 292d0f7453dSHuacai Chen s->regs[BONITO_INTENSET] = val; 293d0f7453dSHuacai Chen s->regs[BONITO_INTEN] |= val; 294d0f7453dSHuacai Chen break; 295d0f7453dSHuacai Chen case BONITO_INTENCLR: 296d0f7453dSHuacai Chen s->regs[BONITO_INTENCLR] = val; 297d0f7453dSHuacai Chen s->regs[BONITO_INTEN] &= ~val; 298d0f7453dSHuacai Chen break; 299d0f7453dSHuacai Chen case BONITO_INTEN: 300d0f7453dSHuacai Chen case BONITO_INTISR: 301d0f7453dSHuacai Chen DPRINTF("write to readonly bonito register %x\n", saddr); 302d0f7453dSHuacai Chen break; 303d0f7453dSHuacai Chen default: 304d0f7453dSHuacai Chen DPRINTF("write to unknown bonito register %x\n", saddr); 305d0f7453dSHuacai Chen break; 306d0f7453dSHuacai Chen } 307d0f7453dSHuacai Chen } 308d0f7453dSHuacai Chen 309a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr, 31089200979SBenoît Canet unsigned size) 311d0f7453dSHuacai Chen { 312d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 313d0f7453dSHuacai Chen uint32_t saddr; 314d0f7453dSHuacai Chen 3150ca4f941SPaolo Bonzini saddr = addr >> 2; 316d0f7453dSHuacai Chen 317883f2c59SPhilippe Mathieu-Daudé DPRINTF("bonito_readl "HWADDR_FMT_plx"\n", addr); 318d0f7453dSHuacai Chen switch (saddr) { 319d0f7453dSHuacai Chen case BONITO_INTISR: 320d0f7453dSHuacai Chen return s->regs[saddr]; 321d0f7453dSHuacai Chen default: 322d0f7453dSHuacai Chen return s->regs[saddr]; 323d0f7453dSHuacai Chen } 324d0f7453dSHuacai Chen } 325d0f7453dSHuacai Chen 32689200979SBenoît Canet static const MemoryRegionOps bonito_ops = { 32789200979SBenoît Canet .read = bonito_readl, 32889200979SBenoît Canet .write = bonito_writel, 32989200979SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 33089200979SBenoît Canet .valid = { 33189200979SBenoît Canet .min_access_size = 4, 33289200979SBenoît Canet .max_access_size = 4, 33389200979SBenoît Canet }, 334d0f7453dSHuacai Chen }; 335d0f7453dSHuacai Chen 336a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr, 337183e1d40SBenoît Canet uint64_t val, unsigned size) 338d0f7453dSHuacai Chen { 339d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 340c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 341d0f7453dSHuacai Chen 342883f2c59SPhilippe Mathieu-Daudé DPRINTF("bonito_pciconf_writel "HWADDR_FMT_plx" val %lx\n", addr, val); 343c5589ee9SAndreas Färber d->config_write(d, addr, val, 4); 344d0f7453dSHuacai Chen } 345d0f7453dSHuacai Chen 346a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 347183e1d40SBenoît Canet unsigned size) 348d0f7453dSHuacai Chen { 349d0f7453dSHuacai Chen 350d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 351c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 352d0f7453dSHuacai Chen 353883f2c59SPhilippe Mathieu-Daudé DPRINTF("bonito_pciconf_readl "HWADDR_FMT_plx"\n", addr); 354c5589ee9SAndreas Färber return d->config_read(d, addr, 4); 355d0f7453dSHuacai Chen } 356d0f7453dSHuacai Chen 357d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 358d0f7453dSHuacai Chen 359183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = { 360183e1d40SBenoît Canet .read = bonito_pciconf_readl, 361183e1d40SBenoît Canet .write = bonito_pciconf_writel, 362183e1d40SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 363183e1d40SBenoît Canet .valid = { 364183e1d40SBenoît Canet .min_access_size = 4, 365183e1d40SBenoît Canet .max_access_size = 4, 366183e1d40SBenoît Canet }, 367d0f7453dSHuacai Chen }; 368d0f7453dSHuacai Chen 369a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 370def344a6SBenoît Canet unsigned size) 371d0f7453dSHuacai Chen { 372d0f7453dSHuacai Chen uint32_t val; 373d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 374d0f7453dSHuacai Chen 37558d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 37658d47978SPeter Maydell return 0; 37758d47978SPeter Maydell } 37858d47978SPeter Maydell 379d0f7453dSHuacai Chen val = ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)]; 380d0f7453dSHuacai Chen 381d0f7453dSHuacai Chen return val; 382d0f7453dSHuacai Chen } 383d0f7453dSHuacai Chen 384a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr, 385def344a6SBenoît Canet uint64_t val, unsigned size) 386d0f7453dSHuacai Chen { 387d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 388d0f7453dSHuacai Chen 38958d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 39058d47978SPeter Maydell return; 39158d47978SPeter Maydell } 39258d47978SPeter Maydell 393d0f7453dSHuacai Chen ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)] = val & 0xffffffff; 394d0f7453dSHuacai Chen } 395d0f7453dSHuacai Chen 396def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = { 397def344a6SBenoît Canet .read = bonito_ldma_readl, 398def344a6SBenoît Canet .write = bonito_ldma_writel, 399def344a6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 400def344a6SBenoît Canet .valid = { 401def344a6SBenoît Canet .min_access_size = 4, 402def344a6SBenoît Canet .max_access_size = 4, 403def344a6SBenoît Canet }, 404d0f7453dSHuacai Chen }; 405d0f7453dSHuacai Chen 406a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 4079a542a48SBenoît Canet unsigned size) 408d0f7453dSHuacai Chen { 409d0f7453dSHuacai Chen uint32_t val; 410d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 411d0f7453dSHuacai Chen 41258d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 41358d47978SPeter Maydell return 0; 41458d47978SPeter Maydell } 41558d47978SPeter Maydell 416d0f7453dSHuacai Chen val = ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)]; 417d0f7453dSHuacai Chen 418d0f7453dSHuacai Chen return val; 419d0f7453dSHuacai Chen } 420d0f7453dSHuacai Chen 421a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr, 4229a542a48SBenoît Canet uint64_t val, unsigned size) 423d0f7453dSHuacai Chen { 424d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 425d0f7453dSHuacai Chen 42658d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 42758d47978SPeter Maydell return; 42858d47978SPeter Maydell } 42958d47978SPeter Maydell 430d0f7453dSHuacai Chen ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)] = val & 0xffffffff; 431d0f7453dSHuacai Chen } 432d0f7453dSHuacai Chen 4339a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = { 4349a542a48SBenoît Canet .read = bonito_cop_readl, 4359a542a48SBenoît Canet .write = bonito_cop_writel, 4369a542a48SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 4379a542a48SBenoît Canet .valid = { 4389a542a48SBenoît Canet .min_access_size = 4, 4399a542a48SBenoît Canet .max_access_size = 4, 4409a542a48SBenoît Canet }, 441d0f7453dSHuacai Chen }; 442d0f7453dSHuacai Chen 443a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 444d0f7453dSHuacai Chen { 445d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 4468558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 447d0f7453dSHuacai Chen uint32_t cfgaddr; 448d0f7453dSHuacai Chen uint32_t idsel; 449d0f7453dSHuacai Chen uint32_t devno; 450d0f7453dSHuacai Chen uint32_t funno; 451d0f7453dSHuacai Chen uint32_t regno; 452d0f7453dSHuacai Chen uint32_t pciaddr; 453d0f7453dSHuacai Chen 454d0f7453dSHuacai Chen /* support type0 pci config */ 455d0f7453dSHuacai Chen if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 456d0f7453dSHuacai Chen return 0xffffffff; 457d0f7453dSHuacai Chen } 458d0f7453dSHuacai Chen 459d0f7453dSHuacai Chen cfgaddr = addr & 0xffff; 460d0f7453dSHuacai Chen cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 461d0f7453dSHuacai Chen 462f3db354cSFilip Bozuta idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> 463f3db354cSFilip Bozuta BONITO_PCICONF_IDSEL_OFFSET; 464786a4ea8SStefan Hajnoczi devno = ctz32(idsel); 465d0f7453dSHuacai Chen funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 466711ef337SPhilippe Mathieu-Daudé regno = (cfgaddr & BONITO_PCICONF_REG_MASK_HW) >> BONITO_PCICONF_REG_OFFSET; 467d0f7453dSHuacai Chen 468d0f7453dSHuacai Chen if (idsel == 0) { 469883f2c59SPhilippe Mathieu-Daudé error_report("error in bonito pci config address 0x" HWADDR_FMT_plx 470ce3f3d30SPhilippe Mathieu-Daudé ",pcimap_cfg=0x%x", addr, s->regs[BONITO_PCIMAP_CFG]); 471d0f7453dSHuacai Chen exit(1); 472d0f7453dSHuacai Chen } 473c5589ee9SAndreas Färber pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 474d0f7453dSHuacai Chen DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 475c5589ee9SAndreas Färber cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 476d0f7453dSHuacai Chen 477d0f7453dSHuacai Chen return pciaddr; 478d0f7453dSHuacai Chen } 479d0f7453dSHuacai Chen 480421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val, 481421ab725SPeter Maydell unsigned size) 482d0f7453dSHuacai Chen { 483d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 484c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4858558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 486d0f7453dSHuacai Chen uint32_t pciaddr; 487d0f7453dSHuacai Chen uint16_t status; 488d0f7453dSHuacai Chen 489883f2c59SPhilippe Mathieu-Daudé DPRINTF("bonito_spciconf_write "HWADDR_FMT_plx" size %d val %lx\n", 490421ab725SPeter Maydell addr, size, val); 491d0f7453dSHuacai Chen 492d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 493d0f7453dSHuacai Chen 494d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 495d0f7453dSHuacai Chen return; 496d0f7453dSHuacai Chen } 497300491f9SPhilippe Mathieu-Daudé if (addr & ~BONITO_PCICONF_REG_MASK_DS) { 498300491f9SPhilippe Mathieu-Daudé trace_bonito_spciconf_small_access(addr, size); 499300491f9SPhilippe Mathieu-Daudé } 500d0f7453dSHuacai Chen 501d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 502c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 503421ab725SPeter Maydell pci_data_write(phb->bus, phb->config_reg, val, size); 504d0f7453dSHuacai Chen 505d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 506c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 507d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 508c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 509d0f7453dSHuacai Chen } 510d0f7453dSHuacai Chen 511421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size) 512d0f7453dSHuacai Chen { 513d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 514c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5158558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 516d0f7453dSHuacai Chen uint32_t pciaddr; 517d0f7453dSHuacai Chen uint16_t status; 518d0f7453dSHuacai Chen 519883f2c59SPhilippe Mathieu-Daudé DPRINTF("bonito_spciconf_read "HWADDR_FMT_plx" size %d\n", addr, size); 520d0f7453dSHuacai Chen 521d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 522d0f7453dSHuacai Chen 523d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 524421ab725SPeter Maydell return MAKE_64BIT_MASK(0, size * 8); 525d0f7453dSHuacai Chen } 526300491f9SPhilippe Mathieu-Daudé if (addr & ~BONITO_PCICONF_REG_MASK_DS) { 527300491f9SPhilippe Mathieu-Daudé trace_bonito_spciconf_small_access(addr, size); 528300491f9SPhilippe Mathieu-Daudé } 529d0f7453dSHuacai Chen 530d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 531c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 532d0f7453dSHuacai Chen 533d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 534c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 535d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 536c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 537d0f7453dSHuacai Chen 538421ab725SPeter Maydell return pci_data_read(phb->bus, phb->config_reg, size); 539d0f7453dSHuacai Chen } 540d0f7453dSHuacai Chen 541d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 542845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = { 543421ab725SPeter Maydell .read = bonito_spciconf_read, 544421ab725SPeter Maydell .write = bonito_spciconf_write, 545421ab725SPeter Maydell .valid.min_access_size = 1, 546421ab725SPeter Maydell .valid.max_access_size = 4, 547421ab725SPeter Maydell .impl.min_access_size = 1, 548421ab725SPeter Maydell .impl.max_access_size = 4, 549845cbeb8SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 550d0f7453dSHuacai Chen }; 551d0f7453dSHuacai Chen 552d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32 553d0f7453dSHuacai Chen 554d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 555d0f7453dSHuacai Chen { 556c5589ee9SAndreas Färber BonitoState *s = opaque; 557c5589ee9SAndreas Färber qemu_irq *pic = s->pic; 558c5589ee9SAndreas Färber PCIBonitoState *bonito_state = s->pci_dev; 559d0f7453dSHuacai Chen int internal_irq = irq_num - BONITO_IRQ_BASE; 560d0f7453dSHuacai Chen 561d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 562d0f7453dSHuacai Chen qemu_irq_pulse(*pic); 563d0f7453dSHuacai Chen } else { /* level triggered */ 564d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 565d0f7453dSHuacai Chen qemu_irq_raise(*pic); 566d0f7453dSHuacai Chen } else { 567d0f7453dSHuacai Chen qemu_irq_lower(*pic); 568d0f7453dSHuacai Chen } 569d0f7453dSHuacai Chen } 570d0f7453dSHuacai Chen } 571d0f7453dSHuacai Chen 572d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 573d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice *pci_dev, int irq_num) 574d0f7453dSHuacai Chen { 575d0f7453dSHuacai Chen int slot; 576d0f7453dSHuacai Chen 5778d40def6SPhilippe Mathieu-Daudé slot = PCI_SLOT(pci_dev->devfn); 578d0f7453dSHuacai Chen 579d0f7453dSHuacai Chen switch (slot) { 580c3a09ff6SPhilippe Mathieu-Daudé case 5: /* FULOONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 581d0f7453dSHuacai Chen return irq_num % 4 + BONITO_IRQ_BASE; 582c3a09ff6SPhilippe Mathieu-Daudé case 6: /* FULOONG2E_ATI_SLOT, VGA */ 583d0f7453dSHuacai Chen return 4 + BONITO_IRQ_BASE; 584c3a09ff6SPhilippe Mathieu-Daudé case 7: /* FULOONG2E_RTL_SLOT, RTL8139 */ 585d0f7453dSHuacai Chen return 5 + BONITO_IRQ_BASE; 586d0f7453dSHuacai Chen case 8 ... 12: /* PCI slot 1 to 4 */ 587d0f7453dSHuacai Chen return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 588d0f7453dSHuacai Chen default: /* Unknown device, don't do any translation */ 589d0f7453dSHuacai Chen return irq_num; 590d0f7453dSHuacai Chen } 591d0f7453dSHuacai Chen } 592d0f7453dSHuacai Chen 5934dd5cb5dSPhilippe Mathieu-Daudé static void bonito_reset_hold(Object *obj) 594d0f7453dSHuacai Chen { 5954dd5cb5dSPhilippe Mathieu-Daudé PCIBonitoState *s = PCI_BONITO(obj); 5961f8a6c8bSPhilippe Mathieu-Daudé uint32_t val = 0; 597d0f7453dSHuacai Chen 598d0f7453dSHuacai Chen /* set the default value of north bridge registers */ 599d0f7453dSHuacai Chen 600d0f7453dSHuacai Chen s->regs[BONITO_BONPONCFG] = 0xc40; 6011f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, PCIQUEUE, 1); 6021f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, WRITEBEHIND, 1); 6031f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, PREFETCH, 1); 6041f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, UNCACHED, 1); 6051f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, CPUSELFRESET, 1); 6061f8a6c8bSPhilippe Mathieu-Daudé s->regs[BONITO_BONGENCFG] = val; 6071f8a6c8bSPhilippe Mathieu-Daudé 608d0f7453dSHuacai Chen s->regs[BONITO_IODEVCFG] = 0x2bff8010; 609d0f7453dSHuacai Chen s->regs[BONITO_SDCFG] = 0x255e0091; 610d0f7453dSHuacai Chen 611d0f7453dSHuacai Chen s->regs[BONITO_GPIODATA] = 0x1ff; 612d0f7453dSHuacai Chen s->regs[BONITO_GPIOIE] = 0x1ff; 613d0f7453dSHuacai Chen s->regs[BONITO_DQCFG] = 0x8; 614d0f7453dSHuacai Chen s->regs[BONITO_MEMSIZE] = 0x10000000; 615d0f7453dSHuacai Chen s->regs[BONITO_PCIMAP] = 0x6140; 616d0f7453dSHuacai Chen } 617d0f7453dSHuacai Chen 618d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = { 619d0f7453dSHuacai Chen .name = "Bonito", 620d0f7453dSHuacai Chen .version_id = 1, 621d0f7453dSHuacai Chen .minimum_version_id = 1, 622d0f7453dSHuacai Chen .fields = (VMStateField[]) { 623d0f7453dSHuacai Chen VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 624d0f7453dSHuacai Chen VMSTATE_END_OF_LIST() 625d0f7453dSHuacai Chen } 626d0f7453dSHuacai Chen }; 627d0f7453dSHuacai Chen 628f9ab9c6eSPhilippe Mathieu-Daudé static void bonito_host_realize(DeviceState *dev, Error **errp) 629d0f7453dSHuacai Chen { 6308558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(dev); 631f7cf2219SBALATON Zoltan BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev); 632a0b544c1SPhilippe Mathieu-Daudé MemoryRegion *pcimem_lo_alias = g_new(MemoryRegion, 3); 633c5589ee9SAndreas Färber 634a0b544c1SPhilippe Mathieu-Daudé memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCIHI_SIZE); 6358e5c952bSPhilippe Mathieu-Daudé phb->bus = pci_register_root_bus(dev, "pci", 6361115ff6dSDavid Gibson pci_bonito_set_irq, pci_bonito_map_irq, 637f7cf2219SBALATON Zoltan dev, &bs->pci_mem, get_system_io(), 6384934e479SPhilippe Mathieu-Daudé PCI_DEVFN(5, 0), 32, TYPE_PCI_BUS); 639a0b544c1SPhilippe Mathieu-Daudé 640a0b544c1SPhilippe Mathieu-Daudé for (size_t i = 0; i < 3; i++) { 641a0b544c1SPhilippe Mathieu-Daudé char *name = g_strdup_printf("pci.lomem%zu", i); 642a0b544c1SPhilippe Mathieu-Daudé 643a0b544c1SPhilippe Mathieu-Daudé memory_region_init_alias(&pcimem_lo_alias[i], NULL, name, 644a0b544c1SPhilippe Mathieu-Daudé &bs->pci_mem, i * 64 * MiB, 64 * MiB); 645a0b544c1SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 646a0b544c1SPhilippe Mathieu-Daudé BONITO_PCILO_BASE + i * 64 * MiB, 647a0b544c1SPhilippe Mathieu-Daudé &pcimem_lo_alias[i]); 648a0b544c1SPhilippe Mathieu-Daudé g_free(name); 649a0b544c1SPhilippe Mathieu-Daudé } 650a0b544c1SPhilippe Mathieu-Daudé 651a0b544c1SPhilippe Mathieu-Daudé create_unimplemented_device("pci.io", BONITO_PCIIO_BASE, 1 * MiB); 652d0f7453dSHuacai Chen } 653d0f7453dSHuacai Chen 654eb66dac4SPhilippe Mathieu-Daudé static void bonito_pci_realize(PCIDevice *dev, Error **errp) 655d0f7453dSHuacai Chen { 656a2a645d9SCao jin PCIBonitoState *s = PCI_BONITO(dev); 657c5589ee9SAndreas Färber SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 6588558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 6597d5b0d68SPhilippe Mathieu-Daudé BonitoState *bs = s->pcihost; 660a0b544c1SPhilippe Mathieu-Daudé MemoryRegion *pcimem_alias = g_new(MemoryRegion, 1); 661d0f7453dSHuacai Chen 662f3db354cSFilip Bozuta /* 663f3db354cSFilip Bozuta * Bonito North Bridge, built on FPGA, 664f3db354cSFilip Bozuta * VENDOR_ID/DEVICE_ID are "undefined" 665f3db354cSFilip Bozuta */ 666d0f7453dSHuacai Chen pci_config_set_prog_interface(dev->config, 0x00); 667d0f7453dSHuacai Chen 668d0f7453dSHuacai Chen /* set the north bridge register mapping */ 66940c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 67089200979SBenoît Canet "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 671750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem); 67289200979SBenoît Canet sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 673d0f7453dSHuacai Chen 674d0f7453dSHuacai Chen /* set the north bridge pci configure mapping */ 67540c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 676183e1d40SBenoît Canet "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 677c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->conf_mem); 678183e1d40SBenoît Canet sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 679d0f7453dSHuacai Chen 680d0f7453dSHuacai Chen /* set the south bridge pci configure mapping */ 68140c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 682845cbeb8SBenoît Canet "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 683c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->data_mem); 684845cbeb8SBenoît Canet sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 685d0f7453dSHuacai Chen 68625cca0a9SPhilippe Mathieu-Daudé create_unimplemented_device("bonito", BONITO_REG_BASE, BONITO_REG_SIZE); 68725cca0a9SPhilippe Mathieu-Daudé 68840c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 689def344a6SBenoît Canet "ldma", 0x100); 690750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_ldma); 69186313bdcSPhilippe Mathieu-Daudé sysbus_mmio_map(sysbus, 3, 0x1fe00200); 692d0f7453dSHuacai Chen 693a0b544c1SPhilippe Mathieu-Daudé /* PCI copier */ 69440c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 6959a542a48SBenoît Canet "cop", 0x100); 696750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_cop); 69786313bdcSPhilippe Mathieu-Daudé sysbus_mmio_map(sysbus, 4, 0x1fe00300); 698d0f7453dSHuacai Chen 6997a296990SPhilippe Mathieu-Daudé create_unimplemented_device("ROMCS", BONITO_FLASH_BASE, 60 * MiB); 7007a296990SPhilippe Mathieu-Daudé 701d0f7453dSHuacai Chen /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 702e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio", 703e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_PCIIO_SIZE); 704e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_pciio); 705e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE); 706d0f7453dSHuacai Chen 707d0f7453dSHuacai Chen /* add pci local io mapping */ 7087a296990SPhilippe Mathieu-Daudé 7097a296990SPhilippe Mathieu-Daudé memory_region_init_alias(&s->bonito_localio, OBJECT(s), "IOCS[0]", 7107a296990SPhilippe Mathieu-Daudé get_system_io(), 0, 256 * KiB); 711e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_localio); 712e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE); 7137a296990SPhilippe Mathieu-Daudé create_unimplemented_device("IOCS[1]", BONITO_DEV_BASE + 1 * 256 * KiB, 7147a296990SPhilippe Mathieu-Daudé 256 * KiB); 7157a296990SPhilippe Mathieu-Daudé create_unimplemented_device("IOCS[2]", BONITO_DEV_BASE + 2 * 256 * KiB, 7167a296990SPhilippe Mathieu-Daudé 256 * KiB); 7177a296990SPhilippe Mathieu-Daudé create_unimplemented_device("IOCS[3]", BONITO_DEV_BASE + 3 * 256 * KiB, 7187a296990SPhilippe Mathieu-Daudé 256 * KiB); 719d0f7453dSHuacai Chen 720a0b544c1SPhilippe Mathieu-Daudé memory_region_init_alias(pcimem_alias, NULL, "pci.mem.alias", 721a0b544c1SPhilippe Mathieu-Daudé &bs->pci_mem, 0, BONITO_PCIHI_SIZE); 722a0b544c1SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 723a0b544c1SPhilippe Mathieu-Daudé BONITO_PCIHI_BASE, pcimem_alias); 724a0b544c1SPhilippe Mathieu-Daudé create_unimplemented_device("PCI_2", 725a0b544c1SPhilippe Mathieu-Daudé (hwaddr)BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE, 726a0b544c1SPhilippe Mathieu-Daudé 2 * GiB); 727a0b544c1SPhilippe Mathieu-Daudé 728d0f7453dSHuacai Chen /* set the default value of north bridge pci config */ 729d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_COMMAND, 0x0000); 730d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_STATUS, 0x0000); 731d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 732d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 733d0f7453dSHuacai Chen 734d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 735b4bb339bSPhilippe Mathieu-Daudé pci_config_set_interrupt_pin(dev->config, 0x01); /* interrupt pin A */ 736b4bb339bSPhilippe Mathieu-Daudé 737d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 738d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 739d0f7453dSHuacai Chen } 740d0f7453dSHuacai Chen 741d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic) 742d0f7453dSHuacai Chen { 743d0f7453dSHuacai Chen DeviceState *dev; 744d0f7453dSHuacai Chen BonitoState *pcihost; 745c5589ee9SAndreas Färber PCIHostState *phb; 746d0f7453dSHuacai Chen PCIBonitoState *s; 747d0f7453dSHuacai Chen PCIDevice *d; 748d0f7453dSHuacai Chen 7493e80f690SMarkus Armbruster dev = qdev_new(TYPE_BONITO_PCI_HOST_BRIDGE); 7508558d942SAndreas Färber phb = PCI_HOST_BRIDGE(dev); 751c5589ee9SAndreas Färber pcihost = BONITO_PCI_HOST_BRIDGE(dev); 752c5589ee9SAndreas Färber pcihost->pic = pic; 7533c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 754d0f7453dSHuacai Chen 7559307d06dSMarkus Armbruster d = pci_new(PCI_DEVFN(0, 0), TYPE_PCI_BONITO); 756a2a645d9SCao jin s = PCI_BONITO(d); 757d0f7453dSHuacai Chen s->pcihost = pcihost; 758c5589ee9SAndreas Färber pcihost->pci_dev = s; 7599307d06dSMarkus Armbruster pci_realize_and_unref(d, phb->bus, &error_fatal); 760d0f7453dSHuacai Chen 761c5589ee9SAndreas Färber return phb->bus; 762d0f7453dSHuacai Chen } 763d0f7453dSHuacai Chen 764eb66dac4SPhilippe Mathieu-Daudé static void bonito_pci_class_init(ObjectClass *klass, void *data) 76540021f08SAnthony Liguori { 76639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 76740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 7684dd5cb5dSPhilippe Mathieu-Daudé ResettableClass *rc = RESETTABLE_CLASS(klass); 76940021f08SAnthony Liguori 7704dd5cb5dSPhilippe Mathieu-Daudé rc->phases.hold = bonito_reset_hold; 771eb66dac4SPhilippe Mathieu-Daudé k->realize = bonito_pci_realize; 77240021f08SAnthony Liguori k->vendor_id = 0xdf53; 77340021f08SAnthony Liguori k->device_id = 0x00d5; 77440021f08SAnthony Liguori k->revision = 0x01; 77540021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_HOST; 77639bffca2SAnthony Liguori dc->desc = "Host bridge"; 77739bffca2SAnthony Liguori dc->vmsd = &vmstate_bonito; 77808c58f92SMarkus Armbruster /* 77908c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 78008c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 78108c58f92SMarkus Armbruster */ 782e90f2a8cSEduardo Habkost dc->user_creatable = false; 78340021f08SAnthony Liguori } 78440021f08SAnthony Liguori 785eb66dac4SPhilippe Mathieu-Daudé static const TypeInfo bonito_pci_info = { 786a2a645d9SCao jin .name = TYPE_PCI_BONITO, 78739bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 78839bffca2SAnthony Liguori .instance_size = sizeof(PCIBonitoState), 789eb66dac4SPhilippe Mathieu-Daudé .class_init = bonito_pci_class_init, 790fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 791fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 792fd3b02c8SEduardo Habkost { }, 793fd3b02c8SEduardo Habkost }, 794d0f7453dSHuacai Chen }; 795d0f7453dSHuacai Chen 796f9ab9c6eSPhilippe Mathieu-Daudé static void bonito_host_class_init(ObjectClass *klass, void *data) 797999e12bbSAnthony Liguori { 798e800894aSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 799999e12bbSAnthony Liguori 800f9ab9c6eSPhilippe Mathieu-Daudé dc->realize = bonito_host_realize; 801999e12bbSAnthony Liguori } 802999e12bbSAnthony Liguori 803f9ab9c6eSPhilippe Mathieu-Daudé static const TypeInfo bonito_host_info = { 804c5589ee9SAndreas Färber .name = TYPE_BONITO_PCI_HOST_BRIDGE, 8058558d942SAndreas Färber .parent = TYPE_PCI_HOST_BRIDGE, 80639bffca2SAnthony Liguori .instance_size = sizeof(BonitoState), 807f9ab9c6eSPhilippe Mathieu-Daudé .class_init = bonito_host_class_init, 808d0f7453dSHuacai Chen }; 809d0f7453dSHuacai Chen 81083f7d43aSAndreas Färber static void bonito_register_types(void) 811d0f7453dSHuacai Chen { 812f9ab9c6eSPhilippe Mathieu-Daudé type_register_static(&bonito_host_info); 813eb66dac4SPhilippe Mathieu-Daudé type_register_static(&bonito_pci_info); 814d0f7453dSHuacai Chen } 81583f7d43aSAndreas Färber 81683f7d43aSAndreas Färber type_init(bonito_register_types) 817