xref: /qemu/hw/pci-host/bonito.c (revision b4bb339b3ddb24601b5f914fb0bc7275a69d2c94)
1d0f7453dSHuacai Chen /*
2d0f7453dSHuacai Chen  * bonito north bridge support
3d0f7453dSHuacai Chen  *
4d0f7453dSHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5d0f7453dSHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
6d0f7453dSHuacai Chen  *
7d0f7453dSHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11d0f7453dSHuacai Chen  */
12d0f7453dSHuacai Chen 
13d0f7453dSHuacai Chen /*
14c3a09ff6SPhilippe Mathieu-Daudé  * fuloong 2e mini pc has a bonito north bridge.
15d0f7453dSHuacai Chen  */
16d0f7453dSHuacai Chen 
17f3db354cSFilip Bozuta /*
18f3db354cSFilip Bozuta  * what is the meaning of devfn in qemu and IDSEL in bonito northbridge?
19d0f7453dSHuacai Chen  *
20d0f7453dSHuacai Chen  * devfn   pci_slot<<3  + funno
21d0f7453dSHuacai Chen  * one pci bus can have 32 devices and each device can have 8 functions.
22d0f7453dSHuacai Chen  *
23d0f7453dSHuacai Chen  * In bonito north bridge, pci slot = IDSEL bit - 12.
24d0f7453dSHuacai Chen  * For example, PCI_IDSEL_VIA686B = 17,
25d0f7453dSHuacai Chen  * pci slot = 17-12=5
26d0f7453dSHuacai Chen  *
27d0f7453dSHuacai Chen  * so
28d0f7453dSHuacai Chen  * VT686B_FUN0's devfn = (5<<3)+0
29d0f7453dSHuacai Chen  * VT686B_FUN1's devfn = (5<<3)+1
30d0f7453dSHuacai Chen  *
31d0f7453dSHuacai Chen  * qemu also uses pci address for north bridge to access pci config register.
32d0f7453dSHuacai Chen  * bus_no   [23:16]
33d0f7453dSHuacai Chen  * dev_no   [15:11]
34d0f7453dSHuacai Chen  * fun_no   [10:8]
35d0f7453dSHuacai Chen  * reg_no   [7:2]
36d0f7453dSHuacai Chen  *
37d0f7453dSHuacai Chen  * so function bonito_sbridge_pciaddr for the translation from
38d0f7453dSHuacai Chen  * north bridge address to pci address.
39d0f7453dSHuacai Chen  */
40d0f7453dSHuacai Chen 
4197d5408fSPeter Maydell #include "qemu/osdep.h"
42a0b544c1SPhilippe Mathieu-Daudé #include "qemu/units.h"
433e80f690SMarkus Armbruster #include "qapi/error.h"
440151abe4SAlistair Francis #include "qemu/error-report.h"
4583c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
4664552b6bSMarkus Armbruster #include "hw/irq.h"
470d09e41aSPaolo Bonzini #include "hw/mips/mips.h"
4883c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h"
49d6454270SMarkus Armbruster #include "migration/vmstate.h"
5071e8a915SMarkus Armbruster #include "sysemu/reset.h"
5154d31236SMarkus Armbruster #include "sysemu/runstate.h"
52022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
5325cca0a9SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h"
541f8a6c8bSPhilippe Mathieu-Daudé #include "hw/registerfields.h"
55db1015e9SEduardo Habkost #include "qom/object.h"
56d0f7453dSHuacai Chen 
57f3db354cSFilip Bozuta /* #define DEBUG_BONITO */
58d0f7453dSHuacai Chen 
59d0f7453dSHuacai Chen #ifdef DEBUG_BONITO
60a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__)
61d0f7453dSHuacai Chen #else
62d0f7453dSHuacai Chen #define DPRINTF(fmt, ...)
63d0f7453dSHuacai Chen #endif
64d0f7453dSHuacai Chen 
65d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/
66d0f7453dSHuacai Chen #define BONITO_BOOT_BASE        0x1fc00000
67d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE        0x00100000
68d0f7453dSHuacai Chen #define BONITO_BOOT_TOP         (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1)
69d0f7453dSHuacai Chen #define BONITO_FLASH_BASE       0x1c000000
70d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE       0x03000000
71d0f7453dSHuacai Chen #define BONITO_FLASH_TOP        (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1)
72d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE      0x1f800000
73d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE      0x00400000
74d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP       (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1)
75d0f7453dSHuacai Chen #define BONITO_REG_BASE         0x1fe00000
76d0f7453dSHuacai Chen #define BONITO_REG_SIZE         0x00040000
77d0f7453dSHuacai Chen #define BONITO_REG_TOP          (BONITO_REG_BASE + BONITO_REG_SIZE - 1)
78d0f7453dSHuacai Chen #define BONITO_DEV_BASE         0x1ff00000
79d0f7453dSHuacai Chen #define BONITO_DEV_SIZE         0x00100000
80d0f7453dSHuacai Chen #define BONITO_DEV_TOP          (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1)
81d0f7453dSHuacai Chen #define BONITO_PCILO_BASE       0x10000000
82d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA    0xb0000000
83d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE       0x0c000000
84d0f7453dSHuacai Chen #define BONITO_PCILO_TOP        (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1)
85d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE      0x10000000
86d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE      0x14000000
87d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE      0x18000000
88d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE       0x20000000
89a0b544c1SPhilippe Mathieu-Daudé #define BONITO_PCIHI_SIZE       0x60000000
90d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP        (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1)
91d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE       0x1fd00000
92d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA    0xbfd00000
93d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE       0x00010000
94d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP        (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1)
95d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE      0x1fe80000
96d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE      0x00080000
97d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP       (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1)
98d0f7453dSHuacai Chen 
99d0f7453dSHuacai Chen 
100d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE    0x00
101d0f7453dSHuacai Chen #define BONITO_REGBASE          0x100
102d0f7453dSHuacai Chen 
103d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE   (BONITO_PCICONFIGBASE + BONITO_REG_BASE)
104d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE   (0x100)
105d0f7453dSHuacai Chen 
106d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE  (BONITO_REGBASE + BONITO_REG_BASE)
107d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE  (0x70)
108d0f7453dSHuacai Chen 
109d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE  (BONITO_PCICFG_BASE)
110d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE  (BONITO_PCICFG_SIZE)
111d0f7453dSHuacai Chen 
112d0f7453dSHuacai Chen 
113d0f7453dSHuacai Chen 
114d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */
115d0f7453dSHuacai Chen /* Power on register */
116d0f7453dSHuacai Chen 
117d0f7453dSHuacai Chen #define BONITO_BONPONCFG        (0x00 >> 2)      /* 0x100 */
1181f8a6c8bSPhilippe Mathieu-Daudé 
1191f8a6c8bSPhilippe Mathieu-Daudé /* PCI configuration register */
120d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4
121d0f7453dSHuacai Chen #define BONITO_BONGENCFG        (BONITO_BONGENCFG_OFFSET >> 2)   /*0x104 */
1221f8a6c8bSPhilippe Mathieu-Daudé REG32(BONGENCFG,        0x104)
1231f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, DEBUGMODE,      0, 1)
1241f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, SNOOP,          1, 1)
1251f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, CPUSELFRESET,   2, 1)
1261f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, BYTESWAP,       6, 1)
1271f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, UNCACHED,       7, 1)
1281f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, PREFETCH,       8, 1)
1291f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, WRITEBEHIND,    9, 1)
1301f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, PCIQUEUE,      12, 1)
131d0f7453dSHuacai Chen 
132d0f7453dSHuacai Chen /* 2. IO & IDE configuration */
133d0f7453dSHuacai Chen #define BONITO_IODEVCFG         (0x08 >> 2)      /* 0x108 */
134d0f7453dSHuacai Chen 
135d0f7453dSHuacai Chen /* 3. IO & IDE configuration */
136d0f7453dSHuacai Chen #define BONITO_SDCFG            (0x0c >> 2)      /* 0x10c */
137d0f7453dSHuacai Chen 
138d0f7453dSHuacai Chen /* 4. PCI address map control */
139d0f7453dSHuacai Chen #define BONITO_PCIMAP           (0x10 >> 2)      /* 0x110 */
140d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG    (0x14 >> 2)      /* 0x114 */
141d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG       (0x18 >> 2)      /* 0x118 */
142d0f7453dSHuacai Chen 
143d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */
144d0f7453dSHuacai Chen /* GPIO Regs - r/w */
145d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET  0x1c
146d0f7453dSHuacai Chen #define BONITO_GPIODATA         (BONITO_GPIODATA_OFFSET >> 2)   /* 0x11c */
147d0f7453dSHuacai Chen #define BONITO_GPIOIE           (0x20 >> 2)      /* 0x120 */
148d0f7453dSHuacai Chen 
149d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */
150d0f7453dSHuacai Chen #define BONITO_INTEDGE          (0x24 >> 2)      /* 0x124 */
151d0f7453dSHuacai Chen #define BONITO_INTSTEER         (0x28 >> 2)      /* 0x128 */
152d0f7453dSHuacai Chen #define BONITO_INTPOL           (0x2c >> 2)      /* 0x12c */
153d0f7453dSHuacai Chen 
154d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */
155d0f7453dSHuacai Chen #define BONITO_INTENSET         (0x30 >> 2)      /* 0x130 */
156d0f7453dSHuacai Chen #define BONITO_INTENCLR         (0x34 >> 2)      /* 0x134 */
157d0f7453dSHuacai Chen #define BONITO_INTEN            (0x38 >> 2)      /* 0x138 */
158d0f7453dSHuacai Chen #define BONITO_INTISR           (0x3c >> 2)      /* 0x13c */
159d0f7453dSHuacai Chen 
160d0f7453dSHuacai Chen /* PCI mail boxes */
161d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET    0x40
162d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET    0x44
163d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET    0x48
164d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET    0x4c
165d0f7453dSHuacai Chen #define BONITO_PCIMAIL0         (0x40 >> 2)      /* 0x140 */
166d0f7453dSHuacai Chen #define BONITO_PCIMAIL1         (0x44 >> 2)      /* 0x144 */
167d0f7453dSHuacai Chen #define BONITO_PCIMAIL2         (0x48 >> 2)      /* 0x148 */
168d0f7453dSHuacai Chen #define BONITO_PCIMAIL3         (0x4c >> 2)      /* 0x14c */
169d0f7453dSHuacai Chen 
170d0f7453dSHuacai Chen /* 6. PCI cache */
171d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL     (0x50 >> 2)      /* 0x150 */
172d0f7453dSHuacai Chen #define BONITO_PCICACHETAG      (0x54 >> 2)      /* 0x154 */
173d0f7453dSHuacai Chen #define BONITO_PCIBADADDR       (0x58 >> 2)      /* 0x158 */
174d0f7453dSHuacai Chen #define BONITO_PCIMSTAT         (0x5c >> 2)      /* 0x15c */
175d0f7453dSHuacai Chen 
176d0f7453dSHuacai Chen /* 7. other*/
177d0f7453dSHuacai Chen #define BONITO_TIMECFG          (0x60 >> 2)      /* 0x160 */
178d0f7453dSHuacai Chen #define BONITO_CPUCFG           (0x64 >> 2)      /* 0x164 */
179d0f7453dSHuacai Chen #define BONITO_DQCFG            (0x68 >> 2)      /* 0x168 */
180d0f7453dSHuacai Chen #define BONITO_MEMSIZE          (0x6C >> 2)      /* 0x16c */
181d0f7453dSHuacai Chen 
182d0f7453dSHuacai Chen #define BONITO_REGS             (0x70 >> 2)
183d0f7453dSHuacai Chen 
184d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */
185d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK      0xfffff800     /* [31:11] */
186d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET    11
187d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK        0x700    /* [10:8] */
188d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET      8
189d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK        0xFC
190d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET      0
191d0f7453dSHuacai Chen 
192d0f7453dSHuacai Chen 
193d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */
194d0f7453dSHuacai Chen #define PCI_SLOT_BASE              12
195d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT      (17)
196d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B          (1 << PCI_IDSEL_VIA686B_BIT)
197d0f7453dSHuacai Chen 
198d0f7453dSHuacai Chen #define PCI_ADDR(busno , devno , funno , regno)  \
1990374cbd2SPhilippe Mathieu-Daudé     ((PCI_BUILD_BDF(busno, PCI_DEVFN(devno , funno)) << 8) + (regno))
200d0f7453dSHuacai Chen 
201c5589ee9SAndreas Färber typedef struct BonitoState BonitoState;
202d0f7453dSHuacai Chen 
203db1015e9SEduardo Habkost struct PCIBonitoState {
204d0f7453dSHuacai Chen     PCIDevice dev;
205c5589ee9SAndreas Färber 
206d0f7453dSHuacai Chen     BonitoState *pcihost;
207d0f7453dSHuacai Chen     uint32_t regs[BONITO_REGS];
208d0f7453dSHuacai Chen 
209d0f7453dSHuacai Chen     struct bonldma {
210d0f7453dSHuacai Chen         uint32_t ldmactrl;
211d0f7453dSHuacai Chen         uint32_t ldmastat;
212d0f7453dSHuacai Chen         uint32_t ldmaaddr;
213d0f7453dSHuacai Chen         uint32_t ldmago;
214d0f7453dSHuacai Chen     } bonldma;
215d0f7453dSHuacai Chen 
216d0f7453dSHuacai Chen     /* Based at 1fe00300, bonito Copier */
217d0f7453dSHuacai Chen     struct boncop {
218d0f7453dSHuacai Chen         uint32_t copctrl;
219d0f7453dSHuacai Chen         uint32_t copstat;
220d0f7453dSHuacai Chen         uint32_t coppaddr;
221d0f7453dSHuacai Chen         uint32_t copgo;
222d0f7453dSHuacai Chen     } boncop;
223d0f7453dSHuacai Chen 
224d0f7453dSHuacai Chen     /* Bonito registers */
22589200979SBenoît Canet     MemoryRegion iomem;
226def344a6SBenoît Canet     MemoryRegion iomem_ldma;
2279a542a48SBenoît Canet     MemoryRegion iomem_cop;
228e37b80faSPaolo Bonzini     MemoryRegion bonito_pciio;
229e37b80faSPaolo Bonzini     MemoryRegion bonito_localio;
230d0f7453dSHuacai Chen 
231db1015e9SEduardo Habkost };
232db1015e9SEduardo Habkost typedef struct PCIBonitoState PCIBonitoState;
233d0f7453dSHuacai Chen 
234a2a645d9SCao jin struct BonitoState {
235a2a645d9SCao jin     PCIHostState parent_obj;
236a2a645d9SCao jin     qemu_irq *pic;
237a2a645d9SCao jin     PCIBonitoState *pci_dev;
238f7cf2219SBALATON Zoltan     MemoryRegion pci_mem;
239a2a645d9SCao jin };
240a2a645d9SCao jin 
241a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost"
2428063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(BonitoState, BONITO_PCI_HOST_BRIDGE)
243c5589ee9SAndreas Färber 
244a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito"
2458063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PCIBonitoState, PCI_BONITO)
246d0f7453dSHuacai Chen 
247a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr,
24889200979SBenoît Canet                           uint64_t val, unsigned size)
249d0f7453dSHuacai Chen {
250d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
251d0f7453dSHuacai Chen     uint32_t saddr;
252d0f7453dSHuacai Chen     int reset = 0;
253d0f7453dSHuacai Chen 
2540ca4f941SPaolo Bonzini     saddr = addr >> 2;
255d0f7453dSHuacai Chen 
2563d14264cSPhilippe Mathieu-Daudé     DPRINTF("bonito_writel "TARGET_FMT_plx" val %lx saddr %x\n",
257f3db354cSFilip Bozuta             addr, val, saddr);
258d0f7453dSHuacai Chen     switch (saddr) {
259d0f7453dSHuacai Chen     case BONITO_BONPONCFG:
260d0f7453dSHuacai Chen     case BONITO_IODEVCFG:
261d0f7453dSHuacai Chen     case BONITO_SDCFG:
262d0f7453dSHuacai Chen     case BONITO_PCIMAP:
263d0f7453dSHuacai Chen     case BONITO_PCIMEMBASECFG:
264d0f7453dSHuacai Chen     case BONITO_PCIMAP_CFG:
265d0f7453dSHuacai Chen     case BONITO_GPIODATA:
266d0f7453dSHuacai Chen     case BONITO_GPIOIE:
267d0f7453dSHuacai Chen     case BONITO_INTEDGE:
268d0f7453dSHuacai Chen     case BONITO_INTSTEER:
269d0f7453dSHuacai Chen     case BONITO_INTPOL:
270d0f7453dSHuacai Chen     case BONITO_PCIMAIL0:
271d0f7453dSHuacai Chen     case BONITO_PCIMAIL1:
272d0f7453dSHuacai Chen     case BONITO_PCIMAIL2:
273d0f7453dSHuacai Chen     case BONITO_PCIMAIL3:
274d0f7453dSHuacai Chen     case BONITO_PCICACHECTRL:
275d0f7453dSHuacai Chen     case BONITO_PCICACHETAG:
276d0f7453dSHuacai Chen     case BONITO_PCIBADADDR:
277d0f7453dSHuacai Chen     case BONITO_PCIMSTAT:
278d0f7453dSHuacai Chen     case BONITO_TIMECFG:
279d0f7453dSHuacai Chen     case BONITO_CPUCFG:
280d0f7453dSHuacai Chen     case BONITO_DQCFG:
281d0f7453dSHuacai Chen     case BONITO_MEMSIZE:
282d0f7453dSHuacai Chen         s->regs[saddr] = val;
283d0f7453dSHuacai Chen         break;
284d0f7453dSHuacai Chen     case BONITO_BONGENCFG:
285d0f7453dSHuacai Chen         if (!(s->regs[saddr] & 0x04) && (val & 0x04)) {
286d0f7453dSHuacai Chen             reset = 1; /* bit 2 jump from 0 to 1 cause reset */
287d0f7453dSHuacai Chen         }
288d0f7453dSHuacai Chen         s->regs[saddr] = val;
289d0f7453dSHuacai Chen         if (reset) {
290cf83f140SEric Blake             qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
291d0f7453dSHuacai Chen         }
292d0f7453dSHuacai Chen         break;
293d0f7453dSHuacai Chen     case BONITO_INTENSET:
294d0f7453dSHuacai Chen         s->regs[BONITO_INTENSET] = val;
295d0f7453dSHuacai Chen         s->regs[BONITO_INTEN] |= val;
296d0f7453dSHuacai Chen         break;
297d0f7453dSHuacai Chen     case BONITO_INTENCLR:
298d0f7453dSHuacai Chen         s->regs[BONITO_INTENCLR] = val;
299d0f7453dSHuacai Chen         s->regs[BONITO_INTEN] &= ~val;
300d0f7453dSHuacai Chen         break;
301d0f7453dSHuacai Chen     case BONITO_INTEN:
302d0f7453dSHuacai Chen     case BONITO_INTISR:
303d0f7453dSHuacai Chen         DPRINTF("write to readonly bonito register %x\n", saddr);
304d0f7453dSHuacai Chen         break;
305d0f7453dSHuacai Chen     default:
306d0f7453dSHuacai Chen         DPRINTF("write to unknown bonito register %x\n", saddr);
307d0f7453dSHuacai Chen         break;
308d0f7453dSHuacai Chen     }
309d0f7453dSHuacai Chen }
310d0f7453dSHuacai Chen 
311a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr,
31289200979SBenoît Canet                              unsigned size)
313d0f7453dSHuacai Chen {
314d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
315d0f7453dSHuacai Chen     uint32_t saddr;
316d0f7453dSHuacai Chen 
3170ca4f941SPaolo Bonzini     saddr = addr >> 2;
318d0f7453dSHuacai Chen 
319d0f7453dSHuacai Chen     DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr);
320d0f7453dSHuacai Chen     switch (saddr) {
321d0f7453dSHuacai Chen     case BONITO_INTISR:
322d0f7453dSHuacai Chen         return s->regs[saddr];
323d0f7453dSHuacai Chen     default:
324d0f7453dSHuacai Chen         return s->regs[saddr];
325d0f7453dSHuacai Chen     }
326d0f7453dSHuacai Chen }
327d0f7453dSHuacai Chen 
32889200979SBenoît Canet static const MemoryRegionOps bonito_ops = {
32989200979SBenoît Canet     .read = bonito_readl,
33089200979SBenoît Canet     .write = bonito_writel,
33189200979SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
33289200979SBenoît Canet     .valid = {
33389200979SBenoît Canet         .min_access_size = 4,
33489200979SBenoît Canet         .max_access_size = 4,
33589200979SBenoît Canet     },
336d0f7453dSHuacai Chen };
337d0f7453dSHuacai Chen 
338a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr,
339183e1d40SBenoît Canet                                   uint64_t val, unsigned size)
340d0f7453dSHuacai Chen {
341d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
342c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
343d0f7453dSHuacai Chen 
3443d14264cSPhilippe Mathieu-Daudé     DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %lx\n", addr, val);
345c5589ee9SAndreas Färber     d->config_write(d, addr, val, 4);
346d0f7453dSHuacai Chen }
347d0f7453dSHuacai Chen 
348a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr,
349183e1d40SBenoît Canet                                      unsigned size)
350d0f7453dSHuacai Chen {
351d0f7453dSHuacai Chen 
352d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
353c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
354d0f7453dSHuacai Chen 
355d0f7453dSHuacai Chen     DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr);
356c5589ee9SAndreas Färber     return d->config_read(d, addr, 4);
357d0f7453dSHuacai Chen }
358d0f7453dSHuacai Chen 
359d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */
360d0f7453dSHuacai Chen 
361183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = {
362183e1d40SBenoît Canet     .read = bonito_pciconf_readl,
363183e1d40SBenoît Canet     .write = bonito_pciconf_writel,
364183e1d40SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
365183e1d40SBenoît Canet     .valid = {
366183e1d40SBenoît Canet         .min_access_size = 4,
367183e1d40SBenoît Canet         .max_access_size = 4,
368183e1d40SBenoît Canet     },
369d0f7453dSHuacai Chen };
370d0f7453dSHuacai Chen 
371a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr,
372def344a6SBenoît Canet                                   unsigned size)
373d0f7453dSHuacai Chen {
374d0f7453dSHuacai Chen     uint32_t val;
375d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
376d0f7453dSHuacai Chen 
37758d47978SPeter Maydell     if (addr >= sizeof(s->bonldma)) {
37858d47978SPeter Maydell         return 0;
37958d47978SPeter Maydell     }
38058d47978SPeter Maydell 
381d0f7453dSHuacai Chen     val = ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)];
382d0f7453dSHuacai Chen 
383d0f7453dSHuacai Chen     return val;
384d0f7453dSHuacai Chen }
385d0f7453dSHuacai Chen 
386a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr,
387def344a6SBenoît Canet                                uint64_t val, unsigned size)
388d0f7453dSHuacai Chen {
389d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
390d0f7453dSHuacai Chen 
39158d47978SPeter Maydell     if (addr >= sizeof(s->bonldma)) {
39258d47978SPeter Maydell         return;
39358d47978SPeter Maydell     }
39458d47978SPeter Maydell 
395d0f7453dSHuacai Chen     ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)] = val & 0xffffffff;
396d0f7453dSHuacai Chen }
397d0f7453dSHuacai Chen 
398def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = {
399def344a6SBenoît Canet     .read = bonito_ldma_readl,
400def344a6SBenoît Canet     .write = bonito_ldma_writel,
401def344a6SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
402def344a6SBenoît Canet     .valid = {
403def344a6SBenoît Canet         .min_access_size = 4,
404def344a6SBenoît Canet         .max_access_size = 4,
405def344a6SBenoît Canet     },
406d0f7453dSHuacai Chen };
407d0f7453dSHuacai Chen 
408a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr,
4099a542a48SBenoît Canet                                  unsigned size)
410d0f7453dSHuacai Chen {
411d0f7453dSHuacai Chen     uint32_t val;
412d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
413d0f7453dSHuacai Chen 
41458d47978SPeter Maydell     if (addr >= sizeof(s->boncop)) {
41558d47978SPeter Maydell         return 0;
41658d47978SPeter Maydell     }
41758d47978SPeter Maydell 
418d0f7453dSHuacai Chen     val = ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)];
419d0f7453dSHuacai Chen 
420d0f7453dSHuacai Chen     return val;
421d0f7453dSHuacai Chen }
422d0f7453dSHuacai Chen 
423a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr,
4249a542a48SBenoît Canet                               uint64_t val, unsigned size)
425d0f7453dSHuacai Chen {
426d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
427d0f7453dSHuacai Chen 
42858d47978SPeter Maydell     if (addr >= sizeof(s->boncop)) {
42958d47978SPeter Maydell         return;
43058d47978SPeter Maydell     }
43158d47978SPeter Maydell 
432d0f7453dSHuacai Chen     ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)] = val & 0xffffffff;
433d0f7453dSHuacai Chen }
434d0f7453dSHuacai Chen 
4359a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = {
4369a542a48SBenoît Canet     .read = bonito_cop_readl,
4379a542a48SBenoît Canet     .write = bonito_cop_writel,
4389a542a48SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
4399a542a48SBenoît Canet     .valid = {
4409a542a48SBenoît Canet         .min_access_size = 4,
4419a542a48SBenoît Canet         .max_access_size = 4,
4429a542a48SBenoît Canet     },
443d0f7453dSHuacai Chen };
444d0f7453dSHuacai Chen 
445a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr)
446d0f7453dSHuacai Chen {
447d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
4488558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
449d0f7453dSHuacai Chen     uint32_t cfgaddr;
450d0f7453dSHuacai Chen     uint32_t idsel;
451d0f7453dSHuacai Chen     uint32_t devno;
452d0f7453dSHuacai Chen     uint32_t funno;
453d0f7453dSHuacai Chen     uint32_t regno;
454d0f7453dSHuacai Chen     uint32_t pciaddr;
455d0f7453dSHuacai Chen 
456d0f7453dSHuacai Chen     /* support type0 pci config */
457d0f7453dSHuacai Chen     if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) {
458d0f7453dSHuacai Chen         return 0xffffffff;
459d0f7453dSHuacai Chen     }
460d0f7453dSHuacai Chen 
461d0f7453dSHuacai Chen     cfgaddr = addr & 0xffff;
462d0f7453dSHuacai Chen     cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16;
463d0f7453dSHuacai Chen 
464f3db354cSFilip Bozuta     idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >>
465f3db354cSFilip Bozuta              BONITO_PCICONF_IDSEL_OFFSET;
466786a4ea8SStefan Hajnoczi     devno = ctz32(idsel);
467d0f7453dSHuacai Chen     funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET;
468d0f7453dSHuacai Chen     regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET;
469d0f7453dSHuacai Chen 
470d0f7453dSHuacai Chen     if (idsel == 0) {
471ce3f3d30SPhilippe Mathieu-Daudé         error_report("error in bonito pci config address 0x" TARGET_FMT_plx
472ce3f3d30SPhilippe Mathieu-Daudé                      ",pcimap_cfg=0x%x", addr, s->regs[BONITO_PCIMAP_CFG]);
473d0f7453dSHuacai Chen         exit(1);
474d0f7453dSHuacai Chen     }
475c5589ee9SAndreas Färber     pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno);
476d0f7453dSHuacai Chen     DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n",
477c5589ee9SAndreas Färber         cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno);
478d0f7453dSHuacai Chen 
479d0f7453dSHuacai Chen     return pciaddr;
480d0f7453dSHuacai Chen }
481d0f7453dSHuacai Chen 
482421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val,
483421ab725SPeter Maydell                                   unsigned size)
484d0f7453dSHuacai Chen {
485d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
486c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
4878558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
488d0f7453dSHuacai Chen     uint32_t pciaddr;
489d0f7453dSHuacai Chen     uint16_t status;
490d0f7453dSHuacai Chen 
4913d14264cSPhilippe Mathieu-Daudé     DPRINTF("bonito_spciconf_write "TARGET_FMT_plx" size %d val %lx\n",
492421ab725SPeter Maydell             addr, size, val);
493d0f7453dSHuacai Chen 
494d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
495d0f7453dSHuacai Chen 
496d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
497d0f7453dSHuacai Chen         return;
498d0f7453dSHuacai Chen     }
499d0f7453dSHuacai Chen 
500d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
501c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
502421ab725SPeter Maydell     pci_data_write(phb->bus, phb->config_reg, val, size);
503d0f7453dSHuacai Chen 
504d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
505c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
506d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
507c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
508d0f7453dSHuacai Chen }
509d0f7453dSHuacai Chen 
510421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size)
511d0f7453dSHuacai Chen {
512d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
513c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
5148558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
515d0f7453dSHuacai Chen     uint32_t pciaddr;
516d0f7453dSHuacai Chen     uint16_t status;
517d0f7453dSHuacai Chen 
518421ab725SPeter Maydell     DPRINTF("bonito_spciconf_read "TARGET_FMT_plx" size %d\n", addr, size);
519d0f7453dSHuacai Chen 
520d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
521d0f7453dSHuacai Chen 
522d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
523421ab725SPeter Maydell         return MAKE_64BIT_MASK(0, size * 8);
524d0f7453dSHuacai Chen     }
525d0f7453dSHuacai Chen 
526d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
527c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
528d0f7453dSHuacai Chen 
529d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
530c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
531d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
532c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
533d0f7453dSHuacai Chen 
534421ab725SPeter Maydell     return pci_data_read(phb->bus, phb->config_reg, size);
535d0f7453dSHuacai Chen }
536d0f7453dSHuacai Chen 
537d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */
538845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = {
539421ab725SPeter Maydell     .read = bonito_spciconf_read,
540421ab725SPeter Maydell     .write = bonito_spciconf_write,
541421ab725SPeter Maydell     .valid.min_access_size = 1,
542421ab725SPeter Maydell     .valid.max_access_size = 4,
543421ab725SPeter Maydell     .impl.min_access_size = 1,
544421ab725SPeter Maydell     .impl.max_access_size = 4,
545845cbeb8SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
546d0f7453dSHuacai Chen };
547d0f7453dSHuacai Chen 
548d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32
549d0f7453dSHuacai Chen 
550d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level)
551d0f7453dSHuacai Chen {
552c5589ee9SAndreas Färber     BonitoState *s = opaque;
553c5589ee9SAndreas Färber     qemu_irq *pic = s->pic;
554c5589ee9SAndreas Färber     PCIBonitoState *bonito_state = s->pci_dev;
555d0f7453dSHuacai Chen     int internal_irq = irq_num - BONITO_IRQ_BASE;
556d0f7453dSHuacai Chen 
557d0f7453dSHuacai Chen     if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) {
558d0f7453dSHuacai Chen         qemu_irq_pulse(*pic);
559d0f7453dSHuacai Chen     } else {   /* level triggered */
560d0f7453dSHuacai Chen         if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) {
561d0f7453dSHuacai Chen             qemu_irq_raise(*pic);
562d0f7453dSHuacai Chen         } else {
563d0f7453dSHuacai Chen             qemu_irq_lower(*pic);
564d0f7453dSHuacai Chen         }
565d0f7453dSHuacai Chen     }
566d0f7453dSHuacai Chen }
567d0f7453dSHuacai Chen 
568d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */
569d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice *pci_dev, int irq_num)
570d0f7453dSHuacai Chen {
571d0f7453dSHuacai Chen     int slot;
572d0f7453dSHuacai Chen 
5738d40def6SPhilippe Mathieu-Daudé     slot = PCI_SLOT(pci_dev->devfn);
574d0f7453dSHuacai Chen 
575d0f7453dSHuacai Chen     switch (slot) {
576c3a09ff6SPhilippe Mathieu-Daudé     case 5:   /* FULOONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */
577d0f7453dSHuacai Chen         return irq_num % 4 + BONITO_IRQ_BASE;
578c3a09ff6SPhilippe Mathieu-Daudé     case 6:   /* FULOONG2E_ATI_SLOT, VGA */
579d0f7453dSHuacai Chen         return 4 + BONITO_IRQ_BASE;
580c3a09ff6SPhilippe Mathieu-Daudé     case 7:   /* FULOONG2E_RTL_SLOT, RTL8139 */
581d0f7453dSHuacai Chen         return 5 + BONITO_IRQ_BASE;
582d0f7453dSHuacai Chen     case 8 ... 12: /* PCI slot 1 to 4 */
583d0f7453dSHuacai Chen         return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE;
584d0f7453dSHuacai Chen     default:  /* Unknown device, don't do any translation */
585d0f7453dSHuacai Chen         return irq_num;
586d0f7453dSHuacai Chen     }
587d0f7453dSHuacai Chen }
588d0f7453dSHuacai Chen 
589d0f7453dSHuacai Chen static void bonito_reset(void *opaque)
590d0f7453dSHuacai Chen {
591d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
5921f8a6c8bSPhilippe Mathieu-Daudé     uint32_t val = 0;
593d0f7453dSHuacai Chen 
594d0f7453dSHuacai Chen     /* set the default value of north bridge registers */
595d0f7453dSHuacai Chen 
596d0f7453dSHuacai Chen     s->regs[BONITO_BONPONCFG] = 0xc40;
5971f8a6c8bSPhilippe Mathieu-Daudé     val = FIELD_DP32(val, BONGENCFG, PCIQUEUE, 1);
5981f8a6c8bSPhilippe Mathieu-Daudé     val = FIELD_DP32(val, BONGENCFG, WRITEBEHIND, 1);
5991f8a6c8bSPhilippe Mathieu-Daudé     val = FIELD_DP32(val, BONGENCFG, PREFETCH, 1);
6001f8a6c8bSPhilippe Mathieu-Daudé     val = FIELD_DP32(val, BONGENCFG, UNCACHED, 1);
6011f8a6c8bSPhilippe Mathieu-Daudé     val = FIELD_DP32(val, BONGENCFG, CPUSELFRESET, 1);
6021f8a6c8bSPhilippe Mathieu-Daudé     s->regs[BONITO_BONGENCFG] = val;
6031f8a6c8bSPhilippe Mathieu-Daudé 
604d0f7453dSHuacai Chen     s->regs[BONITO_IODEVCFG] = 0x2bff8010;
605d0f7453dSHuacai Chen     s->regs[BONITO_SDCFG] = 0x255e0091;
606d0f7453dSHuacai Chen 
607d0f7453dSHuacai Chen     s->regs[BONITO_GPIODATA] = 0x1ff;
608d0f7453dSHuacai Chen     s->regs[BONITO_GPIOIE] = 0x1ff;
609d0f7453dSHuacai Chen     s->regs[BONITO_DQCFG] = 0x8;
610d0f7453dSHuacai Chen     s->regs[BONITO_MEMSIZE] = 0x10000000;
611d0f7453dSHuacai Chen     s->regs[BONITO_PCIMAP] = 0x6140;
612d0f7453dSHuacai Chen }
613d0f7453dSHuacai Chen 
614d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = {
615d0f7453dSHuacai Chen     .name = "Bonito",
616d0f7453dSHuacai Chen     .version_id = 1,
617d0f7453dSHuacai Chen     .minimum_version_id = 1,
618d0f7453dSHuacai Chen     .fields = (VMStateField[]) {
619d0f7453dSHuacai Chen         VMSTATE_PCI_DEVICE(dev, PCIBonitoState),
620d0f7453dSHuacai Chen         VMSTATE_END_OF_LIST()
621d0f7453dSHuacai Chen     }
622d0f7453dSHuacai Chen };
623d0f7453dSHuacai Chen 
624e800894aSPhilippe Mathieu-Daudé static void bonito_pcihost_realize(DeviceState *dev, Error **errp)
625d0f7453dSHuacai Chen {
6268558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(dev);
627f7cf2219SBALATON Zoltan     BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev);
628a0b544c1SPhilippe Mathieu-Daudé     MemoryRegion *pcimem_lo_alias = g_new(MemoryRegion, 3);
629c5589ee9SAndreas Färber 
630a0b544c1SPhilippe Mathieu-Daudé     memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCIHI_SIZE);
6318e5c952bSPhilippe Mathieu-Daudé     phb->bus = pci_register_root_bus(dev, "pci",
6321115ff6dSDavid Gibson                                      pci_bonito_set_irq, pci_bonito_map_irq,
633f7cf2219SBALATON Zoltan                                      dev, &bs->pci_mem, get_system_io(),
6344934e479SPhilippe Mathieu-Daudé                                      PCI_DEVFN(5, 0), 32, TYPE_PCI_BUS);
635a0b544c1SPhilippe Mathieu-Daudé 
636a0b544c1SPhilippe Mathieu-Daudé     for (size_t i = 0; i < 3; i++) {
637a0b544c1SPhilippe Mathieu-Daudé         char *name = g_strdup_printf("pci.lomem%zu", i);
638a0b544c1SPhilippe Mathieu-Daudé 
639a0b544c1SPhilippe Mathieu-Daudé         memory_region_init_alias(&pcimem_lo_alias[i], NULL, name,
640a0b544c1SPhilippe Mathieu-Daudé                                  &bs->pci_mem, i * 64 * MiB, 64 * MiB);
641a0b544c1SPhilippe Mathieu-Daudé         memory_region_add_subregion(get_system_memory(),
642a0b544c1SPhilippe Mathieu-Daudé                                     BONITO_PCILO_BASE + i * 64 * MiB,
643a0b544c1SPhilippe Mathieu-Daudé                                     &pcimem_lo_alias[i]);
644a0b544c1SPhilippe Mathieu-Daudé         g_free(name);
645a0b544c1SPhilippe Mathieu-Daudé     }
646a0b544c1SPhilippe Mathieu-Daudé 
647a0b544c1SPhilippe Mathieu-Daudé     create_unimplemented_device("pci.io", BONITO_PCIIO_BASE, 1 * MiB);
648d0f7453dSHuacai Chen }
649d0f7453dSHuacai Chen 
6509af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp)
651d0f7453dSHuacai Chen {
652a2a645d9SCao jin     PCIBonitoState *s = PCI_BONITO(dev);
653c5589ee9SAndreas Färber     SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost);
6548558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
655a0b544c1SPhilippe Mathieu-Daudé     BonitoState *bs = BONITO_PCI_HOST_BRIDGE(s->pcihost);
656a0b544c1SPhilippe Mathieu-Daudé     MemoryRegion *pcimem_alias = g_new(MemoryRegion, 1);
657d0f7453dSHuacai Chen 
658f3db354cSFilip Bozuta     /*
659f3db354cSFilip Bozuta      * Bonito North Bridge, built on FPGA,
660f3db354cSFilip Bozuta      * VENDOR_ID/DEVICE_ID are "undefined"
661f3db354cSFilip Bozuta      */
662d0f7453dSHuacai Chen     pci_config_set_prog_interface(dev->config, 0x00);
663d0f7453dSHuacai Chen 
664d0f7453dSHuacai Chen     /* set the north bridge register mapping */
66540c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s,
66689200979SBenoît Canet                           "north-bridge-register", BONITO_INTERNAL_REG_SIZE);
667750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem);
66889200979SBenoît Canet     sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE);
669d0f7453dSHuacai Chen 
670d0f7453dSHuacai Chen     /* set the north bridge pci configure  mapping */
67140c5dce9SPaolo Bonzini     memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s,
672183e1d40SBenoît Canet                           "north-bridge-pci-config", BONITO_PCICONFIG_SIZE);
673c5589ee9SAndreas Färber     sysbus_init_mmio(sysbus, &phb->conf_mem);
674183e1d40SBenoît Canet     sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE);
675d0f7453dSHuacai Chen 
676d0f7453dSHuacai Chen     /* set the south bridge pci configure  mapping */
67740c5dce9SPaolo Bonzini     memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s,
678845cbeb8SBenoît Canet                           "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE);
679c5589ee9SAndreas Färber     sysbus_init_mmio(sysbus, &phb->data_mem);
680845cbeb8SBenoît Canet     sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE);
681d0f7453dSHuacai Chen 
68225cca0a9SPhilippe Mathieu-Daudé     create_unimplemented_device("bonito", BONITO_REG_BASE, BONITO_REG_SIZE);
68325cca0a9SPhilippe Mathieu-Daudé 
68440c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s,
685def344a6SBenoît Canet                           "ldma", 0x100);
686750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem_ldma);
68786313bdcSPhilippe Mathieu-Daudé     sysbus_mmio_map(sysbus, 3, 0x1fe00200);
688d0f7453dSHuacai Chen 
689a0b544c1SPhilippe Mathieu-Daudé     /* PCI copier */
69040c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s,
6919a542a48SBenoît Canet                           "cop", 0x100);
692750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem_cop);
69386313bdcSPhilippe Mathieu-Daudé     sysbus_mmio_map(sysbus, 4, 0x1fe00300);
694d0f7453dSHuacai Chen 
6957a296990SPhilippe Mathieu-Daudé     create_unimplemented_device("ROMCS", BONITO_FLASH_BASE, 60 * MiB);
6967a296990SPhilippe Mathieu-Daudé 
697d0f7453dSHuacai Chen     /* Map PCI IO Space  0x1fd0 0000 - 0x1fd1 0000 */
698e37b80faSPaolo Bonzini     memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio",
699e37b80faSPaolo Bonzini                              get_system_io(), 0, BONITO_PCIIO_SIZE);
700e37b80faSPaolo Bonzini     sysbus_init_mmio(sysbus, &s->bonito_pciio);
701e37b80faSPaolo Bonzini     sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE);
702d0f7453dSHuacai Chen 
703d0f7453dSHuacai Chen     /* add pci local io mapping */
7047a296990SPhilippe Mathieu-Daudé 
7057a296990SPhilippe Mathieu-Daudé     memory_region_init_alias(&s->bonito_localio, OBJECT(s), "IOCS[0]",
7067a296990SPhilippe Mathieu-Daudé                              get_system_io(), 0, 256 * KiB);
707e37b80faSPaolo Bonzini     sysbus_init_mmio(sysbus, &s->bonito_localio);
708e37b80faSPaolo Bonzini     sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE);
7097a296990SPhilippe Mathieu-Daudé     create_unimplemented_device("IOCS[1]", BONITO_DEV_BASE + 1 * 256 * KiB,
7107a296990SPhilippe Mathieu-Daudé                                 256 * KiB);
7117a296990SPhilippe Mathieu-Daudé     create_unimplemented_device("IOCS[2]", BONITO_DEV_BASE + 2 * 256 * KiB,
7127a296990SPhilippe Mathieu-Daudé                                 256 * KiB);
7137a296990SPhilippe Mathieu-Daudé     create_unimplemented_device("IOCS[3]", BONITO_DEV_BASE + 3 * 256 * KiB,
7147a296990SPhilippe Mathieu-Daudé                                 256 * KiB);
715d0f7453dSHuacai Chen 
716a0b544c1SPhilippe Mathieu-Daudé     memory_region_init_alias(pcimem_alias, NULL, "pci.mem.alias",
717a0b544c1SPhilippe Mathieu-Daudé                              &bs->pci_mem, 0, BONITO_PCIHI_SIZE);
718a0b544c1SPhilippe Mathieu-Daudé     memory_region_add_subregion(get_system_memory(),
719a0b544c1SPhilippe Mathieu-Daudé                                 BONITO_PCIHI_BASE, pcimem_alias);
720a0b544c1SPhilippe Mathieu-Daudé     create_unimplemented_device("PCI_2",
721a0b544c1SPhilippe Mathieu-Daudé                                 (hwaddr)BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE,
722a0b544c1SPhilippe Mathieu-Daudé                                 2 * GiB);
723a0b544c1SPhilippe Mathieu-Daudé 
724d0f7453dSHuacai Chen     /* set the default value of north bridge pci config */
725d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_COMMAND, 0x0000);
726d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_STATUS, 0x0000);
727d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000);
728d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000);
729d0f7453dSHuacai Chen 
730d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00);
731*b4bb339bSPhilippe Mathieu-Daudé     pci_config_set_interrupt_pin(dev->config, 0x01); /* interrupt pin A */
732*b4bb339bSPhilippe Mathieu-Daudé 
733d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c);
734d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_MAX_LAT, 0x00);
735d0f7453dSHuacai Chen 
736d0f7453dSHuacai Chen     qemu_register_reset(bonito_reset, s);
737d0f7453dSHuacai Chen }
738d0f7453dSHuacai Chen 
739d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic)
740d0f7453dSHuacai Chen {
741d0f7453dSHuacai Chen     DeviceState *dev;
742d0f7453dSHuacai Chen     BonitoState *pcihost;
743c5589ee9SAndreas Färber     PCIHostState *phb;
744d0f7453dSHuacai Chen     PCIBonitoState *s;
745d0f7453dSHuacai Chen     PCIDevice *d;
746d0f7453dSHuacai Chen 
7473e80f690SMarkus Armbruster     dev = qdev_new(TYPE_BONITO_PCI_HOST_BRIDGE);
7488558d942SAndreas Färber     phb = PCI_HOST_BRIDGE(dev);
749c5589ee9SAndreas Färber     pcihost = BONITO_PCI_HOST_BRIDGE(dev);
750c5589ee9SAndreas Färber     pcihost->pic = pic;
7513c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
752d0f7453dSHuacai Chen 
7539307d06dSMarkus Armbruster     d = pci_new(PCI_DEVFN(0, 0), TYPE_PCI_BONITO);
754a2a645d9SCao jin     s = PCI_BONITO(d);
755d0f7453dSHuacai Chen     s->pcihost = pcihost;
756c5589ee9SAndreas Färber     pcihost->pci_dev = s;
7579307d06dSMarkus Armbruster     pci_realize_and_unref(d, phb->bus, &error_fatal);
758d0f7453dSHuacai Chen 
759c5589ee9SAndreas Färber     return phb->bus;
760d0f7453dSHuacai Chen }
761d0f7453dSHuacai Chen 
76240021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data)
76340021f08SAnthony Liguori {
76439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
76540021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
76640021f08SAnthony Liguori 
7679af21dbeSMarkus Armbruster     k->realize = bonito_realize;
76840021f08SAnthony Liguori     k->vendor_id = 0xdf53;
76940021f08SAnthony Liguori     k->device_id = 0x00d5;
77040021f08SAnthony Liguori     k->revision = 0x01;
77140021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_HOST;
77239bffca2SAnthony Liguori     dc->desc = "Host bridge";
77339bffca2SAnthony Liguori     dc->vmsd = &vmstate_bonito;
77408c58f92SMarkus Armbruster     /*
77508c58f92SMarkus Armbruster      * PCI-facing part of the host bridge, not usable without the
77608c58f92SMarkus Armbruster      * host-facing part, which can't be device_add'ed, yet.
77708c58f92SMarkus Armbruster      */
778e90f2a8cSEduardo Habkost     dc->user_creatable = false;
77940021f08SAnthony Liguori }
78040021f08SAnthony Liguori 
7814240abffSAndreas Färber static const TypeInfo bonito_info = {
782a2a645d9SCao jin     .name          = TYPE_PCI_BONITO,
78339bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
78439bffca2SAnthony Liguori     .instance_size = sizeof(PCIBonitoState),
78540021f08SAnthony Liguori     .class_init    = bonito_class_init,
786fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
787fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
788fd3b02c8SEduardo Habkost         { },
789fd3b02c8SEduardo Habkost     },
790d0f7453dSHuacai Chen };
791d0f7453dSHuacai Chen 
792999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data)
793999e12bbSAnthony Liguori {
794e800894aSPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
795999e12bbSAnthony Liguori 
796e800894aSPhilippe Mathieu-Daudé     dc->realize = bonito_pcihost_realize;
797999e12bbSAnthony Liguori }
798999e12bbSAnthony Liguori 
7994240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = {
800c5589ee9SAndreas Färber     .name          = TYPE_BONITO_PCI_HOST_BRIDGE,
8018558d942SAndreas Färber     .parent        = TYPE_PCI_HOST_BRIDGE,
80239bffca2SAnthony Liguori     .instance_size = sizeof(BonitoState),
803999e12bbSAnthony Liguori     .class_init    = bonito_pcihost_class_init,
804d0f7453dSHuacai Chen };
805d0f7453dSHuacai Chen 
80683f7d43aSAndreas Färber static void bonito_register_types(void)
807d0f7453dSHuacai Chen {
80839bffca2SAnthony Liguori     type_register_static(&bonito_pcihost_info);
80939bffca2SAnthony Liguori     type_register_static(&bonito_info);
810d0f7453dSHuacai Chen }
81183f7d43aSAndreas Färber 
81283f7d43aSAndreas Färber type_init(bonito_register_types)
813