xref: /qemu/hw/pci-host/bonito.c (revision 9af21dbee14c5165598d17115ade63184ec0dd8b)
1d0f7453dSHuacai Chen /*
2d0f7453dSHuacai Chen  * bonito north bridge support
3d0f7453dSHuacai Chen  *
4d0f7453dSHuacai Chen  * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5d0f7453dSHuacai Chen  * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
6d0f7453dSHuacai Chen  *
7d0f7453dSHuacai Chen  * This code is licensed under the GNU GPL v2.
86b620ca3SPaolo Bonzini  *
96b620ca3SPaolo Bonzini  * Contributions after 2012-01-13 are licensed under the terms of the
106b620ca3SPaolo Bonzini  * GNU GPL, version 2 or (at your option) any later version.
11d0f7453dSHuacai Chen  */
12d0f7453dSHuacai Chen 
13d0f7453dSHuacai Chen /*
14d0f7453dSHuacai Chen  * fulong 2e mini pc has a bonito north bridge.
15d0f7453dSHuacai Chen  */
16d0f7453dSHuacai Chen 
17d0f7453dSHuacai Chen /* what is the meaning of devfn in qemu and IDSEL in bonito northbridge?
18d0f7453dSHuacai Chen  *
19d0f7453dSHuacai Chen  * devfn   pci_slot<<3  + funno
20d0f7453dSHuacai Chen  * one pci bus can have 32 devices and each device can have 8 functions.
21d0f7453dSHuacai Chen  *
22d0f7453dSHuacai Chen  * In bonito north bridge, pci slot = IDSEL bit - 12.
23d0f7453dSHuacai Chen  * For example, PCI_IDSEL_VIA686B = 17,
24d0f7453dSHuacai Chen  * pci slot = 17-12=5
25d0f7453dSHuacai Chen  *
26d0f7453dSHuacai Chen  * so
27d0f7453dSHuacai Chen  * VT686B_FUN0's devfn = (5<<3)+0
28d0f7453dSHuacai Chen  * VT686B_FUN1's devfn = (5<<3)+1
29d0f7453dSHuacai Chen  *
30d0f7453dSHuacai Chen  * qemu also uses pci address for north bridge to access pci config register.
31d0f7453dSHuacai Chen  * bus_no   [23:16]
32d0f7453dSHuacai Chen  * dev_no   [15:11]
33d0f7453dSHuacai Chen  * fun_no   [10:8]
34d0f7453dSHuacai Chen  * reg_no   [7:2]
35d0f7453dSHuacai Chen  *
36d0f7453dSHuacai Chen  * so function bonito_sbridge_pciaddr for the translation from
37d0f7453dSHuacai Chen  * north bridge address to pci address.
38d0f7453dSHuacai Chen  */
39d0f7453dSHuacai Chen 
40d0f7453dSHuacai Chen #include <assert.h>
41d0f7453dSHuacai Chen 
4283c9f4caSPaolo Bonzini #include "hw/hw.h"
4383c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
440d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
450d09e41aSPaolo Bonzini #include "hw/mips/mips.h"
4683c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h"
479c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
48022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
49d0f7453dSHuacai Chen 
50d0f7453dSHuacai Chen //#define DEBUG_BONITO
51d0f7453dSHuacai Chen 
52d0f7453dSHuacai Chen #ifdef DEBUG_BONITO
53d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__)
54d0f7453dSHuacai Chen #else
55d0f7453dSHuacai Chen #define DPRINTF(fmt, ...)
56d0f7453dSHuacai Chen #endif
57d0f7453dSHuacai Chen 
58d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/
59d0f7453dSHuacai Chen #define BONITO_BOOT_BASE        0x1fc00000
60d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE        0x00100000
61d0f7453dSHuacai Chen #define BONITO_BOOT_TOP         (BONITO_BOOT_BASE+BONITO_BOOT_SIZE-1)
62d0f7453dSHuacai Chen #define BONITO_FLASH_BASE       0x1c000000
63d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE       0x03000000
64d0f7453dSHuacai Chen #define BONITO_FLASH_TOP        (BONITO_FLASH_BASE+BONITO_FLASH_SIZE-1)
65d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE      0x1f800000
66d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE      0x00400000
67d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP       (BONITO_SOCKET_BASE+BONITO_SOCKET_SIZE-1)
68d0f7453dSHuacai Chen #define BONITO_REG_BASE         0x1fe00000
69d0f7453dSHuacai Chen #define BONITO_REG_SIZE         0x00040000
70d0f7453dSHuacai Chen #define BONITO_REG_TOP          (BONITO_REG_BASE+BONITO_REG_SIZE-1)
71d0f7453dSHuacai Chen #define BONITO_DEV_BASE         0x1ff00000
72d0f7453dSHuacai Chen #define BONITO_DEV_SIZE         0x00100000
73d0f7453dSHuacai Chen #define BONITO_DEV_TOP          (BONITO_DEV_BASE+BONITO_DEV_SIZE-1)
74d0f7453dSHuacai Chen #define BONITO_PCILO_BASE       0x10000000
75d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA    0xb0000000
76d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE       0x0c000000
77d0f7453dSHuacai Chen #define BONITO_PCILO_TOP        (BONITO_PCILO_BASE+BONITO_PCILO_SIZE-1)
78d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE      0x10000000
79d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE      0x14000000
80d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE      0x18000000
81d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE       0x20000000
82d0f7453dSHuacai Chen #define BONITO_PCIHI_SIZE       0x20000000
83d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP        (BONITO_PCIHI_BASE+BONITO_PCIHI_SIZE-1)
84d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE       0x1fd00000
85d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA    0xbfd00000
86d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE       0x00010000
87d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP        (BONITO_PCIIO_BASE+BONITO_PCIIO_SIZE-1)
88d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE      0x1fe80000
89d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE      0x00080000
90d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP       (BONITO_PCICFG_BASE+BONITO_PCICFG_SIZE-1)
91d0f7453dSHuacai Chen 
92d0f7453dSHuacai Chen 
93d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE    0x00
94d0f7453dSHuacai Chen #define BONITO_REGBASE          0x100
95d0f7453dSHuacai Chen 
96d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE   (BONITO_PCICONFIGBASE+BONITO_REG_BASE)
97d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE   (0x100)
98d0f7453dSHuacai Chen 
99d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE  (BONITO_REGBASE+BONITO_REG_BASE)
100d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE  (0x70)
101d0f7453dSHuacai Chen 
102d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE  (BONITO_PCICFG_BASE)
103d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE  (BONITO_PCICFG_SIZE)
104d0f7453dSHuacai Chen 
105d0f7453dSHuacai Chen 
106d0f7453dSHuacai Chen 
107d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */
108d0f7453dSHuacai Chen /* Power on register */
109d0f7453dSHuacai Chen 
110d0f7453dSHuacai Chen #define BONITO_BONPONCFG        (0x00 >> 2)      /* 0x100 */
111d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4
112d0f7453dSHuacai Chen #define BONITO_BONGENCFG        (BONITO_BONGENCFG_OFFSET>>2)   /*0x104 */
113d0f7453dSHuacai Chen 
114d0f7453dSHuacai Chen /* 2. IO & IDE configuration */
115d0f7453dSHuacai Chen #define BONITO_IODEVCFG         (0x08 >> 2)      /* 0x108 */
116d0f7453dSHuacai Chen 
117d0f7453dSHuacai Chen /* 3. IO & IDE configuration */
118d0f7453dSHuacai Chen #define BONITO_SDCFG            (0x0c >> 2)      /* 0x10c */
119d0f7453dSHuacai Chen 
120d0f7453dSHuacai Chen /* 4. PCI address map control */
121d0f7453dSHuacai Chen #define BONITO_PCIMAP           (0x10 >> 2)      /* 0x110 */
122d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG    (0x14 >> 2)      /* 0x114 */
123d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG       (0x18 >> 2)      /* 0x118 */
124d0f7453dSHuacai Chen 
125d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */
126d0f7453dSHuacai Chen /* GPIO Regs - r/w */
127d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET  0x1c
128d0f7453dSHuacai Chen #define BONITO_GPIODATA         (BONITO_GPIODATA_OFFSET >> 2)   /* 0x11c */
129d0f7453dSHuacai Chen #define BONITO_GPIOIE           (0x20 >> 2)      /* 0x120 */
130d0f7453dSHuacai Chen 
131d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */
132d0f7453dSHuacai Chen #define BONITO_INTEDGE          (0x24 >> 2)      /* 0x124 */
133d0f7453dSHuacai Chen #define BONITO_INTSTEER         (0x28 >> 2)      /* 0x128 */
134d0f7453dSHuacai Chen #define BONITO_INTPOL           (0x2c >> 2)      /* 0x12c */
135d0f7453dSHuacai Chen 
136d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */
137d0f7453dSHuacai Chen #define BONITO_INTENSET         (0x30 >> 2)      /* 0x130 */
138d0f7453dSHuacai Chen #define BONITO_INTENCLR         (0x34 >> 2)      /* 0x134 */
139d0f7453dSHuacai Chen #define BONITO_INTEN            (0x38 >> 2)      /* 0x138 */
140d0f7453dSHuacai Chen #define BONITO_INTISR           (0x3c >> 2)      /* 0x13c */
141d0f7453dSHuacai Chen 
142d0f7453dSHuacai Chen /* PCI mail boxes */
143d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET    0x40
144d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET    0x44
145d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET    0x48
146d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET    0x4c
147d0f7453dSHuacai Chen #define BONITO_PCIMAIL0         (0x40 >> 2)      /* 0x140 */
148d0f7453dSHuacai Chen #define BONITO_PCIMAIL1         (0x44 >> 2)      /* 0x144 */
149d0f7453dSHuacai Chen #define BONITO_PCIMAIL2         (0x48 >> 2)      /* 0x148 */
150d0f7453dSHuacai Chen #define BONITO_PCIMAIL3         (0x4c >> 2)      /* 0x14c */
151d0f7453dSHuacai Chen 
152d0f7453dSHuacai Chen /* 6. PCI cache */
153d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL     (0x50 >> 2)      /* 0x150 */
154d0f7453dSHuacai Chen #define BONITO_PCICACHETAG      (0x54 >> 2)      /* 0x154 */
155d0f7453dSHuacai Chen #define BONITO_PCIBADADDR       (0x58 >> 2)      /* 0x158 */
156d0f7453dSHuacai Chen #define BONITO_PCIMSTAT         (0x5c >> 2)      /* 0x15c */
157d0f7453dSHuacai Chen 
158d0f7453dSHuacai Chen /* 7. other*/
159d0f7453dSHuacai Chen #define BONITO_TIMECFG          (0x60 >> 2)      /* 0x160 */
160d0f7453dSHuacai Chen #define BONITO_CPUCFG           (0x64 >> 2)      /* 0x164 */
161d0f7453dSHuacai Chen #define BONITO_DQCFG            (0x68 >> 2)      /* 0x168 */
162d0f7453dSHuacai Chen #define BONITO_MEMSIZE          (0x6C >> 2)      /* 0x16c */
163d0f7453dSHuacai Chen 
164d0f7453dSHuacai Chen #define BONITO_REGS             (0x70 >> 2)
165d0f7453dSHuacai Chen 
166d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */
167d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK      0xfffff800     /* [31:11] */
168d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET    11
169d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK        0x700    /* [10:8] */
170d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET      8
171d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK        0xFC
172d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET      0
173d0f7453dSHuacai Chen 
174d0f7453dSHuacai Chen 
175d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */
176d0f7453dSHuacai Chen #define PCI_SLOT_BASE              12
177d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT      (17)
178d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B          (1<<PCI_IDSEL_VIA686B_BIT)
179d0f7453dSHuacai Chen 
180d0f7453dSHuacai Chen #define PCI_ADDR(busno,devno,funno,regno)  \
181d0f7453dSHuacai Chen     ((((busno)<<16)&0xff0000) + (((devno)<<11)&0xf800) + (((funno)<<8)&0x700) + (regno))
182d0f7453dSHuacai Chen 
183c5589ee9SAndreas Färber #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost"
184c5589ee9SAndreas Färber 
185c5589ee9SAndreas Färber typedef struct BonitoState BonitoState;
186d0f7453dSHuacai Chen 
187d0f7453dSHuacai Chen typedef struct PCIBonitoState
188d0f7453dSHuacai Chen {
189d0f7453dSHuacai Chen     PCIDevice dev;
190c5589ee9SAndreas Färber 
191d0f7453dSHuacai Chen     BonitoState *pcihost;
192d0f7453dSHuacai Chen     uint32_t regs[BONITO_REGS];
193d0f7453dSHuacai Chen 
194d0f7453dSHuacai Chen     struct bonldma {
195d0f7453dSHuacai Chen         uint32_t ldmactrl;
196d0f7453dSHuacai Chen         uint32_t ldmastat;
197d0f7453dSHuacai Chen         uint32_t ldmaaddr;
198d0f7453dSHuacai Chen         uint32_t ldmago;
199d0f7453dSHuacai Chen     } bonldma;
200d0f7453dSHuacai Chen 
201d0f7453dSHuacai Chen     /* Based at 1fe00300, bonito Copier */
202d0f7453dSHuacai Chen     struct boncop {
203d0f7453dSHuacai Chen         uint32_t copctrl;
204d0f7453dSHuacai Chen         uint32_t copstat;
205d0f7453dSHuacai Chen         uint32_t coppaddr;
206d0f7453dSHuacai Chen         uint32_t copgo;
207d0f7453dSHuacai Chen     } boncop;
208d0f7453dSHuacai Chen 
209d0f7453dSHuacai Chen     /* Bonito registers */
21089200979SBenoît Canet     MemoryRegion iomem;
211def344a6SBenoît Canet     MemoryRegion iomem_ldma;
2129a542a48SBenoît Canet     MemoryRegion iomem_cop;
213e37b80faSPaolo Bonzini     MemoryRegion bonito_pciio;
214e37b80faSPaolo Bonzini     MemoryRegion bonito_localio;
215d0f7453dSHuacai Chen 
216d0f7453dSHuacai Chen } PCIBonitoState;
217d0f7453dSHuacai Chen 
218c5589ee9SAndreas Färber #define BONITO_PCI_HOST_BRIDGE(obj) \
219c5589ee9SAndreas Färber     OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE)
220c5589ee9SAndreas Färber 
221c5589ee9SAndreas Färber struct BonitoState {
222c5589ee9SAndreas Färber     PCIHostState parent_obj;
223c5589ee9SAndreas Färber 
224c5589ee9SAndreas Färber     qemu_irq *pic;
225c5589ee9SAndreas Färber 
226c5589ee9SAndreas Färber     PCIBonitoState *pci_dev;
227c5589ee9SAndreas Färber };
228d0f7453dSHuacai Chen 
229a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr,
23089200979SBenoît Canet                           uint64_t val, unsigned size)
231d0f7453dSHuacai Chen {
232d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
233d0f7453dSHuacai Chen     uint32_t saddr;
234d0f7453dSHuacai Chen     int reset = 0;
235d0f7453dSHuacai Chen 
236d0f7453dSHuacai Chen     saddr = (addr - BONITO_REGBASE) >> 2;
237d0f7453dSHuacai Chen 
238d0f7453dSHuacai Chen     DPRINTF("bonito_writel "TARGET_FMT_plx" val %x saddr %x\n", addr, val, saddr);
239d0f7453dSHuacai Chen     switch (saddr) {
240d0f7453dSHuacai Chen     case BONITO_BONPONCFG:
241d0f7453dSHuacai Chen     case BONITO_IODEVCFG:
242d0f7453dSHuacai Chen     case BONITO_SDCFG:
243d0f7453dSHuacai Chen     case BONITO_PCIMAP:
244d0f7453dSHuacai Chen     case BONITO_PCIMEMBASECFG:
245d0f7453dSHuacai Chen     case BONITO_PCIMAP_CFG:
246d0f7453dSHuacai Chen     case BONITO_GPIODATA:
247d0f7453dSHuacai Chen     case BONITO_GPIOIE:
248d0f7453dSHuacai Chen     case BONITO_INTEDGE:
249d0f7453dSHuacai Chen     case BONITO_INTSTEER:
250d0f7453dSHuacai Chen     case BONITO_INTPOL:
251d0f7453dSHuacai Chen     case BONITO_PCIMAIL0:
252d0f7453dSHuacai Chen     case BONITO_PCIMAIL1:
253d0f7453dSHuacai Chen     case BONITO_PCIMAIL2:
254d0f7453dSHuacai Chen     case BONITO_PCIMAIL3:
255d0f7453dSHuacai Chen     case BONITO_PCICACHECTRL:
256d0f7453dSHuacai Chen     case BONITO_PCICACHETAG:
257d0f7453dSHuacai Chen     case BONITO_PCIBADADDR:
258d0f7453dSHuacai Chen     case BONITO_PCIMSTAT:
259d0f7453dSHuacai Chen     case BONITO_TIMECFG:
260d0f7453dSHuacai Chen     case BONITO_CPUCFG:
261d0f7453dSHuacai Chen     case BONITO_DQCFG:
262d0f7453dSHuacai Chen     case BONITO_MEMSIZE:
263d0f7453dSHuacai Chen         s->regs[saddr] = val;
264d0f7453dSHuacai Chen         break;
265d0f7453dSHuacai Chen     case BONITO_BONGENCFG:
266d0f7453dSHuacai Chen         if (!(s->regs[saddr] & 0x04) && (val & 0x04)) {
267d0f7453dSHuacai Chen             reset = 1; /* bit 2 jump from 0 to 1 cause reset */
268d0f7453dSHuacai Chen         }
269d0f7453dSHuacai Chen         s->regs[saddr] = val;
270d0f7453dSHuacai Chen         if (reset) {
271d0f7453dSHuacai Chen             qemu_system_reset_request();
272d0f7453dSHuacai Chen         }
273d0f7453dSHuacai Chen         break;
274d0f7453dSHuacai Chen     case BONITO_INTENSET:
275d0f7453dSHuacai Chen         s->regs[BONITO_INTENSET] = val;
276d0f7453dSHuacai Chen         s->regs[BONITO_INTEN] |= val;
277d0f7453dSHuacai Chen         break;
278d0f7453dSHuacai Chen     case BONITO_INTENCLR:
279d0f7453dSHuacai Chen         s->regs[BONITO_INTENCLR] = val;
280d0f7453dSHuacai Chen         s->regs[BONITO_INTEN] &= ~val;
281d0f7453dSHuacai Chen         break;
282d0f7453dSHuacai Chen     case BONITO_INTEN:
283d0f7453dSHuacai Chen     case BONITO_INTISR:
284d0f7453dSHuacai Chen         DPRINTF("write to readonly bonito register %x\n", saddr);
285d0f7453dSHuacai Chen         break;
286d0f7453dSHuacai Chen     default:
287d0f7453dSHuacai Chen         DPRINTF("write to unknown bonito register %x\n", saddr);
288d0f7453dSHuacai Chen         break;
289d0f7453dSHuacai Chen     }
290d0f7453dSHuacai Chen }
291d0f7453dSHuacai Chen 
292a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr,
29389200979SBenoît Canet                              unsigned size)
294d0f7453dSHuacai Chen {
295d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
296d0f7453dSHuacai Chen     uint32_t saddr;
297d0f7453dSHuacai Chen 
298d0f7453dSHuacai Chen     saddr = (addr - BONITO_REGBASE) >> 2;
299d0f7453dSHuacai Chen 
300d0f7453dSHuacai Chen     DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr);
301d0f7453dSHuacai Chen     switch (saddr) {
302d0f7453dSHuacai Chen     case BONITO_INTISR:
303d0f7453dSHuacai Chen         return s->regs[saddr];
304d0f7453dSHuacai Chen     default:
305d0f7453dSHuacai Chen         return s->regs[saddr];
306d0f7453dSHuacai Chen     }
307d0f7453dSHuacai Chen }
308d0f7453dSHuacai Chen 
30989200979SBenoît Canet static const MemoryRegionOps bonito_ops = {
31089200979SBenoît Canet     .read = bonito_readl,
31189200979SBenoît Canet     .write = bonito_writel,
31289200979SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
31389200979SBenoît Canet     .valid = {
31489200979SBenoît Canet         .min_access_size = 4,
31589200979SBenoît Canet         .max_access_size = 4,
31689200979SBenoît Canet     },
317d0f7453dSHuacai Chen };
318d0f7453dSHuacai Chen 
319a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr,
320183e1d40SBenoît Canet                                   uint64_t val, unsigned size)
321d0f7453dSHuacai Chen {
322d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
323c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
324d0f7453dSHuacai Chen 
325d0f7453dSHuacai Chen     DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %x\n", addr, val);
326c5589ee9SAndreas Färber     d->config_write(d, addr, val, 4);
327d0f7453dSHuacai Chen }
328d0f7453dSHuacai Chen 
329a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr,
330183e1d40SBenoît Canet                                      unsigned size)
331d0f7453dSHuacai Chen {
332d0f7453dSHuacai Chen 
333d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
334c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
335d0f7453dSHuacai Chen 
336d0f7453dSHuacai Chen     DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr);
337c5589ee9SAndreas Färber     return d->config_read(d, addr, 4);
338d0f7453dSHuacai Chen }
339d0f7453dSHuacai Chen 
340d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */
341d0f7453dSHuacai Chen 
342183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = {
343183e1d40SBenoît Canet     .read = bonito_pciconf_readl,
344183e1d40SBenoît Canet     .write = bonito_pciconf_writel,
345183e1d40SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
346183e1d40SBenoît Canet     .valid = {
347183e1d40SBenoît Canet         .min_access_size = 4,
348183e1d40SBenoît Canet         .max_access_size = 4,
349183e1d40SBenoît Canet     },
350d0f7453dSHuacai Chen };
351d0f7453dSHuacai Chen 
352a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr,
353def344a6SBenoît Canet                                   unsigned size)
354d0f7453dSHuacai Chen {
355d0f7453dSHuacai Chen     uint32_t val;
356d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
357d0f7453dSHuacai Chen 
358d0f7453dSHuacai Chen     val = ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)];
359d0f7453dSHuacai Chen 
360d0f7453dSHuacai Chen     return val;
361d0f7453dSHuacai Chen }
362d0f7453dSHuacai Chen 
363a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr,
364def344a6SBenoît Canet                                uint64_t val, unsigned size)
365d0f7453dSHuacai Chen {
366d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
367d0f7453dSHuacai Chen 
368d0f7453dSHuacai Chen     ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)] = val & 0xffffffff;
369d0f7453dSHuacai Chen }
370d0f7453dSHuacai Chen 
371def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = {
372def344a6SBenoît Canet     .read = bonito_ldma_readl,
373def344a6SBenoît Canet     .write = bonito_ldma_writel,
374def344a6SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
375def344a6SBenoît Canet     .valid = {
376def344a6SBenoît Canet         .min_access_size = 4,
377def344a6SBenoît Canet         .max_access_size = 4,
378def344a6SBenoît Canet     },
379d0f7453dSHuacai Chen };
380d0f7453dSHuacai Chen 
381a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr,
3829a542a48SBenoît Canet                                  unsigned size)
383d0f7453dSHuacai Chen {
384d0f7453dSHuacai Chen     uint32_t val;
385d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
386d0f7453dSHuacai Chen 
387d0f7453dSHuacai Chen     val = ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)];
388d0f7453dSHuacai Chen 
389d0f7453dSHuacai Chen     return val;
390d0f7453dSHuacai Chen }
391d0f7453dSHuacai Chen 
392a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr,
3939a542a48SBenoît Canet                               uint64_t val, unsigned size)
394d0f7453dSHuacai Chen {
395d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
396d0f7453dSHuacai Chen 
397d0f7453dSHuacai Chen     ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)] = val & 0xffffffff;
398d0f7453dSHuacai Chen }
399d0f7453dSHuacai Chen 
4009a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = {
4019a542a48SBenoît Canet     .read = bonito_cop_readl,
4029a542a48SBenoît Canet     .write = bonito_cop_writel,
4039a542a48SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
4049a542a48SBenoît Canet     .valid = {
4059a542a48SBenoît Canet         .min_access_size = 4,
4069a542a48SBenoît Canet         .max_access_size = 4,
4079a542a48SBenoît Canet     },
408d0f7453dSHuacai Chen };
409d0f7453dSHuacai Chen 
410a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr)
411d0f7453dSHuacai Chen {
412d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
4138558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
414d0f7453dSHuacai Chen     uint32_t cfgaddr;
415d0f7453dSHuacai Chen     uint32_t idsel;
416d0f7453dSHuacai Chen     uint32_t devno;
417d0f7453dSHuacai Chen     uint32_t funno;
418d0f7453dSHuacai Chen     uint32_t regno;
419d0f7453dSHuacai Chen     uint32_t pciaddr;
420d0f7453dSHuacai Chen 
421d0f7453dSHuacai Chen     /* support type0 pci config */
422d0f7453dSHuacai Chen     if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) {
423d0f7453dSHuacai Chen         return 0xffffffff;
424d0f7453dSHuacai Chen     }
425d0f7453dSHuacai Chen 
426d0f7453dSHuacai Chen     cfgaddr = addr & 0xffff;
427d0f7453dSHuacai Chen     cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16;
428d0f7453dSHuacai Chen 
429d0f7453dSHuacai Chen     idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> BONITO_PCICONF_IDSEL_OFFSET;
430d0f7453dSHuacai Chen     devno = ffs(idsel) - 1;
431d0f7453dSHuacai Chen     funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET;
432d0f7453dSHuacai Chen     regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET;
433d0f7453dSHuacai Chen 
434d0f7453dSHuacai Chen     if (idsel == 0) {
435d0f7453dSHuacai Chen         fprintf(stderr, "error in bonito pci config address " TARGET_FMT_plx
436d0f7453dSHuacai Chen             ",pcimap_cfg=%x\n", addr, s->regs[BONITO_PCIMAP_CFG]);
437d0f7453dSHuacai Chen         exit(1);
438d0f7453dSHuacai Chen     }
439c5589ee9SAndreas Färber     pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno);
440d0f7453dSHuacai Chen     DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n",
441c5589ee9SAndreas Färber         cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno);
442d0f7453dSHuacai Chen 
443d0f7453dSHuacai Chen     return pciaddr;
444d0f7453dSHuacai Chen }
445d0f7453dSHuacai Chen 
446a8170e5eSAvi Kivity static void bonito_spciconf_writeb(void *opaque, hwaddr addr,
447d0f7453dSHuacai Chen                                    uint32_t val)
448d0f7453dSHuacai Chen {
449d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
450c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
4518558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
452d0f7453dSHuacai Chen     uint32_t pciaddr;
453d0f7453dSHuacai Chen     uint16_t status;
454d0f7453dSHuacai Chen 
455d0f7453dSHuacai Chen     DPRINTF("bonito_spciconf_writeb "TARGET_FMT_plx" val %x\n", addr, val);
456d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
457d0f7453dSHuacai Chen 
458d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
459d0f7453dSHuacai Chen         return;
460d0f7453dSHuacai Chen     }
461d0f7453dSHuacai Chen 
462d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
463c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
464c5589ee9SAndreas Färber     pci_data_write(phb->bus, phb->config_reg, val & 0xff, 1);
465d0f7453dSHuacai Chen 
466d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
467c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
468d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
469c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
470d0f7453dSHuacai Chen }
471d0f7453dSHuacai Chen 
472a8170e5eSAvi Kivity static void bonito_spciconf_writew(void *opaque, hwaddr addr,
473d0f7453dSHuacai Chen                                    uint32_t val)
474d0f7453dSHuacai Chen {
475d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
476c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
4778558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
478d0f7453dSHuacai Chen     uint32_t pciaddr;
479d0f7453dSHuacai Chen     uint16_t status;
480d0f7453dSHuacai Chen 
481d0f7453dSHuacai Chen     DPRINTF("bonito_spciconf_writew "TARGET_FMT_plx" val %x\n", addr, val);
482d0f7453dSHuacai Chen     assert((addr & 0x1) == 0);
483d0f7453dSHuacai Chen 
484d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
485d0f7453dSHuacai Chen 
486d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
487d0f7453dSHuacai Chen         return;
488d0f7453dSHuacai Chen     }
489d0f7453dSHuacai Chen 
490d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
491c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
492c5589ee9SAndreas Färber     pci_data_write(phb->bus, phb->config_reg, val, 2);
493d0f7453dSHuacai Chen 
494d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
495c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
496d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
497c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
498d0f7453dSHuacai Chen }
499d0f7453dSHuacai Chen 
500a8170e5eSAvi Kivity static void bonito_spciconf_writel(void *opaque, hwaddr addr,
501d0f7453dSHuacai Chen                                    uint32_t val)
502d0f7453dSHuacai Chen {
503d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
504c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
5058558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
506d0f7453dSHuacai Chen     uint32_t pciaddr;
507d0f7453dSHuacai Chen     uint16_t status;
508d0f7453dSHuacai Chen 
509d0f7453dSHuacai Chen     DPRINTF("bonito_spciconf_writel "TARGET_FMT_plx" val %x\n", addr, val);
510d0f7453dSHuacai Chen     assert((addr & 0x3) == 0);
511d0f7453dSHuacai Chen 
512d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
513d0f7453dSHuacai Chen 
514d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
515d0f7453dSHuacai Chen         return;
516d0f7453dSHuacai Chen     }
517d0f7453dSHuacai Chen 
518d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
519c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
520c5589ee9SAndreas Färber     pci_data_write(phb->bus, phb->config_reg, val, 4);
521d0f7453dSHuacai Chen 
522d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
523c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
524d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
525c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
526d0f7453dSHuacai Chen }
527d0f7453dSHuacai Chen 
528a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readb(void *opaque, hwaddr addr)
529d0f7453dSHuacai Chen {
530d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
531c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
5328558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
533d0f7453dSHuacai Chen     uint32_t pciaddr;
534d0f7453dSHuacai Chen     uint16_t status;
535d0f7453dSHuacai Chen 
536d0f7453dSHuacai Chen     DPRINTF("bonito_spciconf_readb "TARGET_FMT_plx"\n", addr);
537d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
538d0f7453dSHuacai Chen 
539d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
540d0f7453dSHuacai Chen         return 0xff;
541d0f7453dSHuacai Chen     }
542d0f7453dSHuacai Chen 
543d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
544c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
545d0f7453dSHuacai Chen 
546d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
547c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
548d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
549c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
550d0f7453dSHuacai Chen 
551c5589ee9SAndreas Färber     return pci_data_read(phb->bus, phb->config_reg, 1);
552d0f7453dSHuacai Chen }
553d0f7453dSHuacai Chen 
554a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readw(void *opaque, hwaddr addr)
555d0f7453dSHuacai Chen {
556d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
557c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
5588558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
559d0f7453dSHuacai Chen     uint32_t pciaddr;
560d0f7453dSHuacai Chen     uint16_t status;
561d0f7453dSHuacai Chen 
562d0f7453dSHuacai Chen     DPRINTF("bonito_spciconf_readw "TARGET_FMT_plx"\n", addr);
563d0f7453dSHuacai Chen     assert((addr & 0x1) == 0);
564d0f7453dSHuacai Chen 
565d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
566d0f7453dSHuacai Chen 
567d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
568d0f7453dSHuacai Chen         return 0xffff;
569d0f7453dSHuacai Chen     }
570d0f7453dSHuacai Chen 
571d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
572c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
573d0f7453dSHuacai Chen 
574d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
575c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
576d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
577c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
578d0f7453dSHuacai Chen 
579c5589ee9SAndreas Färber     return pci_data_read(phb->bus, phb->config_reg, 2);
580d0f7453dSHuacai Chen }
581d0f7453dSHuacai Chen 
582a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readl(void *opaque, hwaddr addr)
583d0f7453dSHuacai Chen {
584d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
585c5589ee9SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
5868558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
587d0f7453dSHuacai Chen     uint32_t pciaddr;
588d0f7453dSHuacai Chen     uint16_t status;
589d0f7453dSHuacai Chen 
590d0f7453dSHuacai Chen     DPRINTF("bonito_spciconf_readl "TARGET_FMT_plx"\n", addr);
591d0f7453dSHuacai Chen     assert((addr & 0x3) == 0);
592d0f7453dSHuacai Chen 
593d0f7453dSHuacai Chen     pciaddr = bonito_sbridge_pciaddr(s, addr);
594d0f7453dSHuacai Chen 
595d0f7453dSHuacai Chen     if (pciaddr == 0xffffffff) {
596d0f7453dSHuacai Chen         return 0xffffffff;
597d0f7453dSHuacai Chen     }
598d0f7453dSHuacai Chen 
599d0f7453dSHuacai Chen     /* set the pci address in s->config_reg */
600c5589ee9SAndreas Färber     phb->config_reg = (pciaddr) | (1u << 31);
601d0f7453dSHuacai Chen 
602d0f7453dSHuacai Chen     /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
603c5589ee9SAndreas Färber     status = pci_get_word(d->config + PCI_STATUS);
604d0f7453dSHuacai Chen     status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT);
605c5589ee9SAndreas Färber     pci_set_word(d->config + PCI_STATUS, status);
606d0f7453dSHuacai Chen 
607c5589ee9SAndreas Färber     return pci_data_read(phb->bus, phb->config_reg, 4);
608d0f7453dSHuacai Chen }
609d0f7453dSHuacai Chen 
610d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */
611845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = {
612845cbeb8SBenoît Canet     .old_mmio = {
613845cbeb8SBenoît Canet         .read = {
614d0f7453dSHuacai Chen             bonito_spciconf_readb,
615d0f7453dSHuacai Chen             bonito_spciconf_readw,
616d0f7453dSHuacai Chen             bonito_spciconf_readl,
617845cbeb8SBenoît Canet         },
618845cbeb8SBenoît Canet         .write = {
619845cbeb8SBenoît Canet             bonito_spciconf_writeb,
620845cbeb8SBenoît Canet             bonito_spciconf_writew,
621845cbeb8SBenoît Canet             bonito_spciconf_writel,
622845cbeb8SBenoît Canet         },
623845cbeb8SBenoît Canet     },
624845cbeb8SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
625d0f7453dSHuacai Chen };
626d0f7453dSHuacai Chen 
627d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32
628d0f7453dSHuacai Chen 
629d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level)
630d0f7453dSHuacai Chen {
631c5589ee9SAndreas Färber     BonitoState *s = opaque;
632c5589ee9SAndreas Färber     qemu_irq *pic = s->pic;
633c5589ee9SAndreas Färber     PCIBonitoState *bonito_state = s->pci_dev;
634d0f7453dSHuacai Chen     int internal_irq = irq_num - BONITO_IRQ_BASE;
635d0f7453dSHuacai Chen 
636d0f7453dSHuacai Chen     if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) {
637d0f7453dSHuacai Chen         qemu_irq_pulse(*pic);
638d0f7453dSHuacai Chen     } else {   /* level triggered */
639d0f7453dSHuacai Chen         if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) {
640d0f7453dSHuacai Chen             qemu_irq_raise(*pic);
641d0f7453dSHuacai Chen         } else {
642d0f7453dSHuacai Chen             qemu_irq_lower(*pic);
643d0f7453dSHuacai Chen         }
644d0f7453dSHuacai Chen     }
645d0f7453dSHuacai Chen }
646d0f7453dSHuacai Chen 
647d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */
648d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice * pci_dev, int irq_num)
649d0f7453dSHuacai Chen {
650d0f7453dSHuacai Chen     int slot;
651d0f7453dSHuacai Chen 
652d0f7453dSHuacai Chen     slot = (pci_dev->devfn >> 3);
653d0f7453dSHuacai Chen 
654d0f7453dSHuacai Chen     switch (slot) {
655d0f7453dSHuacai Chen     case 5:   /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */
656d0f7453dSHuacai Chen         return irq_num % 4 + BONITO_IRQ_BASE;
657d0f7453dSHuacai Chen     case 6:   /* FULONG2E_ATI_SLOT, VGA */
658d0f7453dSHuacai Chen         return 4 + BONITO_IRQ_BASE;
659d0f7453dSHuacai Chen     case 7:   /* FULONG2E_RTL_SLOT, RTL8139 */
660d0f7453dSHuacai Chen         return 5 + BONITO_IRQ_BASE;
661d0f7453dSHuacai Chen     case 8 ... 12: /* PCI slot 1 to 4 */
662d0f7453dSHuacai Chen         return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE;
663d0f7453dSHuacai Chen     default:  /* Unknown device, don't do any translation */
664d0f7453dSHuacai Chen         return irq_num;
665d0f7453dSHuacai Chen     }
666d0f7453dSHuacai Chen }
667d0f7453dSHuacai Chen 
668d0f7453dSHuacai Chen static void bonito_reset(void *opaque)
669d0f7453dSHuacai Chen {
670d0f7453dSHuacai Chen     PCIBonitoState *s = opaque;
671d0f7453dSHuacai Chen 
672d0f7453dSHuacai Chen     /* set the default value of north bridge registers */
673d0f7453dSHuacai Chen 
674d0f7453dSHuacai Chen     s->regs[BONITO_BONPONCFG] = 0xc40;
675d0f7453dSHuacai Chen     s->regs[BONITO_BONGENCFG] = 0x1384;
676d0f7453dSHuacai Chen     s->regs[BONITO_IODEVCFG] = 0x2bff8010;
677d0f7453dSHuacai Chen     s->regs[BONITO_SDCFG] = 0x255e0091;
678d0f7453dSHuacai Chen 
679d0f7453dSHuacai Chen     s->regs[BONITO_GPIODATA] = 0x1ff;
680d0f7453dSHuacai Chen     s->regs[BONITO_GPIOIE] = 0x1ff;
681d0f7453dSHuacai Chen     s->regs[BONITO_DQCFG] = 0x8;
682d0f7453dSHuacai Chen     s->regs[BONITO_MEMSIZE] = 0x10000000;
683d0f7453dSHuacai Chen     s->regs[BONITO_PCIMAP] = 0x6140;
684d0f7453dSHuacai Chen }
685d0f7453dSHuacai Chen 
686d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = {
687d0f7453dSHuacai Chen     .name = "Bonito",
688d0f7453dSHuacai Chen     .version_id = 1,
689d0f7453dSHuacai Chen     .minimum_version_id = 1,
690d0f7453dSHuacai Chen     .fields = (VMStateField[]) {
691d0f7453dSHuacai Chen         VMSTATE_PCI_DEVICE(dev, PCIBonitoState),
692d0f7453dSHuacai Chen         VMSTATE_END_OF_LIST()
693d0f7453dSHuacai Chen     }
694d0f7453dSHuacai Chen };
695d0f7453dSHuacai Chen 
696d0f7453dSHuacai Chen static int bonito_pcihost_initfn(SysBusDevice *dev)
697d0f7453dSHuacai Chen {
6988558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(dev);
699c5589ee9SAndreas Färber 
700c5589ee9SAndreas Färber     phb->bus = pci_register_bus(DEVICE(dev), "pci",
701c5589ee9SAndreas Färber                                 pci_bonito_set_irq, pci_bonito_map_irq, dev,
702c5589ee9SAndreas Färber                                 get_system_memory(), get_system_io(),
70360a0e443SAlex Williamson                                 0x28, 32, TYPE_PCI_BUS);
704c5589ee9SAndreas Färber 
705d0f7453dSHuacai Chen     return 0;
706d0f7453dSHuacai Chen }
707d0f7453dSHuacai Chen 
708*9af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp)
709d0f7453dSHuacai Chen {
710d0f7453dSHuacai Chen     PCIBonitoState *s = DO_UPCAST(PCIBonitoState, dev, dev);
711c5589ee9SAndreas Färber     SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost);
7128558d942SAndreas Färber     PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost);
713d0f7453dSHuacai Chen 
714d0f7453dSHuacai Chen     /* Bonito North Bridge, built on FPGA, VENDOR_ID/DEVICE_ID are "undefined" */
715d0f7453dSHuacai Chen     pci_config_set_prog_interface(dev->config, 0x00);
716d0f7453dSHuacai Chen 
717d0f7453dSHuacai Chen     /* set the north bridge register mapping */
71840c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s,
71989200979SBenoît Canet                           "north-bridge-register", BONITO_INTERNAL_REG_SIZE);
720750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem);
72189200979SBenoît Canet     sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE);
722d0f7453dSHuacai Chen 
723d0f7453dSHuacai Chen     /* set the north bridge pci configure  mapping */
72440c5dce9SPaolo Bonzini     memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s,
725183e1d40SBenoît Canet                           "north-bridge-pci-config", BONITO_PCICONFIG_SIZE);
726c5589ee9SAndreas Färber     sysbus_init_mmio(sysbus, &phb->conf_mem);
727183e1d40SBenoît Canet     sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE);
728d0f7453dSHuacai Chen 
729d0f7453dSHuacai Chen     /* set the south bridge pci configure  mapping */
73040c5dce9SPaolo Bonzini     memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s,
731845cbeb8SBenoît Canet                           "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE);
732c5589ee9SAndreas Färber     sysbus_init_mmio(sysbus, &phb->data_mem);
733845cbeb8SBenoît Canet     sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE);
734d0f7453dSHuacai Chen 
73540c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s,
736def344a6SBenoît Canet                           "ldma", 0x100);
737750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem_ldma);
738def344a6SBenoît Canet     sysbus_mmio_map(sysbus, 3, 0xbfe00200);
739d0f7453dSHuacai Chen 
74040c5dce9SPaolo Bonzini     memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s,
7419a542a48SBenoît Canet                           "cop", 0x100);
742750ecd44SAvi Kivity     sysbus_init_mmio(sysbus, &s->iomem_cop);
7439a542a48SBenoît Canet     sysbus_mmio_map(sysbus, 4, 0xbfe00300);
744d0f7453dSHuacai Chen 
745d0f7453dSHuacai Chen     /* Map PCI IO Space  0x1fd0 0000 - 0x1fd1 0000 */
746e37b80faSPaolo Bonzini     memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio",
747e37b80faSPaolo Bonzini                              get_system_io(), 0, BONITO_PCIIO_SIZE);
748e37b80faSPaolo Bonzini     sysbus_init_mmio(sysbus, &s->bonito_pciio);
749e37b80faSPaolo Bonzini     sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE);
750d0f7453dSHuacai Chen 
751d0f7453dSHuacai Chen     /* add pci local io mapping */
752e37b80faSPaolo Bonzini     memory_region_init_alias(&s->bonito_localio, OBJECT(s), "isa_mmio",
753e37b80faSPaolo Bonzini                              get_system_io(), 0, BONITO_DEV_SIZE);
754e37b80faSPaolo Bonzini     sysbus_init_mmio(sysbus, &s->bonito_localio);
755e37b80faSPaolo Bonzini     sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE);
756d0f7453dSHuacai Chen 
757d0f7453dSHuacai Chen     /* set the default value of north bridge pci config */
758d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_COMMAND, 0x0000);
759d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_STATUS, 0x0000);
760d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000);
761d0f7453dSHuacai Chen     pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000);
762d0f7453dSHuacai Chen 
763d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00);
764d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01);
765d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c);
766d0f7453dSHuacai Chen     pci_set_byte(dev->config + PCI_MAX_LAT, 0x00);
767d0f7453dSHuacai Chen 
768d0f7453dSHuacai Chen     qemu_register_reset(bonito_reset, s);
769d0f7453dSHuacai Chen }
770d0f7453dSHuacai Chen 
771d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic)
772d0f7453dSHuacai Chen {
773d0f7453dSHuacai Chen     DeviceState *dev;
774d0f7453dSHuacai Chen     BonitoState *pcihost;
775c5589ee9SAndreas Färber     PCIHostState *phb;
776d0f7453dSHuacai Chen     PCIBonitoState *s;
777d0f7453dSHuacai Chen     PCIDevice *d;
778d0f7453dSHuacai Chen 
779c5589ee9SAndreas Färber     dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE);
7808558d942SAndreas Färber     phb = PCI_HOST_BRIDGE(dev);
781c5589ee9SAndreas Färber     pcihost = BONITO_PCI_HOST_BRIDGE(dev);
782c5589ee9SAndreas Färber     pcihost->pic = pic;
783d0f7453dSHuacai Chen     qdev_init_nofail(dev);
784d0f7453dSHuacai Chen 
78589200979SBenoît Canet     /* set the pcihost pointer before bonito_initfn is called */
786c5589ee9SAndreas Färber     d = pci_create(phb->bus, PCI_DEVFN(0, 0), "Bonito");
787d0f7453dSHuacai Chen     s = DO_UPCAST(PCIBonitoState, dev, d);
788d0f7453dSHuacai Chen     s->pcihost = pcihost;
789c5589ee9SAndreas Färber     pcihost->pci_dev = s;
790c5589ee9SAndreas Färber     qdev_init_nofail(DEVICE(d));
791d0f7453dSHuacai Chen 
792c5589ee9SAndreas Färber     return phb->bus;
793d0f7453dSHuacai Chen }
794d0f7453dSHuacai Chen 
79540021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data)
79640021f08SAnthony Liguori {
79739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
79840021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
79940021f08SAnthony Liguori 
800*9af21dbeSMarkus Armbruster     k->realize = bonito_realize;
80140021f08SAnthony Liguori     k->vendor_id = 0xdf53;
80240021f08SAnthony Liguori     k->device_id = 0x00d5;
80340021f08SAnthony Liguori     k->revision = 0x01;
80440021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_HOST;
80539bffca2SAnthony Liguori     dc->desc = "Host bridge";
80639bffca2SAnthony Liguori     dc->vmsd = &vmstate_bonito;
80708c58f92SMarkus Armbruster     /*
80808c58f92SMarkus Armbruster      * PCI-facing part of the host bridge, not usable without the
80908c58f92SMarkus Armbruster      * host-facing part, which can't be device_add'ed, yet.
81008c58f92SMarkus Armbruster      */
81108c58f92SMarkus Armbruster     dc->cannot_instantiate_with_device_add_yet = true;
81240021f08SAnthony Liguori }
81340021f08SAnthony Liguori 
8144240abffSAndreas Färber static const TypeInfo bonito_info = {
81540021f08SAnthony Liguori     .name          = "Bonito",
81639bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
81739bffca2SAnthony Liguori     .instance_size = sizeof(PCIBonitoState),
81840021f08SAnthony Liguori     .class_init    = bonito_class_init,
819d0f7453dSHuacai Chen };
820d0f7453dSHuacai Chen 
821999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data)
822999e12bbSAnthony Liguori {
823999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
824999e12bbSAnthony Liguori 
825999e12bbSAnthony Liguori     k->init = bonito_pcihost_initfn;
826999e12bbSAnthony Liguori }
827999e12bbSAnthony Liguori 
8284240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = {
829c5589ee9SAndreas Färber     .name          = TYPE_BONITO_PCI_HOST_BRIDGE,
8308558d942SAndreas Färber     .parent        = TYPE_PCI_HOST_BRIDGE,
83139bffca2SAnthony Liguori     .instance_size = sizeof(BonitoState),
832999e12bbSAnthony Liguori     .class_init    = bonito_pcihost_class_init,
833d0f7453dSHuacai Chen };
834d0f7453dSHuacai Chen 
83583f7d43aSAndreas Färber static void bonito_register_types(void)
836d0f7453dSHuacai Chen {
83739bffca2SAnthony Liguori     type_register_static(&bonito_pcihost_info);
83839bffca2SAnthony Liguori     type_register_static(&bonito_info);
839d0f7453dSHuacai Chen }
84083f7d43aSAndreas Färber 
84183f7d43aSAndreas Färber type_init(bonito_register_types)
842